OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [asyst_3/] - Rev 275

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
251 When control frame (PAUSE) was sent, status was written in the
eth_wishbone module and both TXB and TXC interrupts were set. Fixed.
Only TXC interrupt is set.
mohor 7844d 05h /ethmac/tags/asyst_3
250 AddressMiss status is connecting to the Rx BD. AddressMiss is identifying
that a frame was received because of the promiscous mode.
mohor 7844d 05h /ethmac/tags/asyst_3
248 wb_rst_i is used for MIIM reset. mohor 7845d 05h /ethmac/tags/asyst_3
246 Since r_Rst bit is not used any more, default value is changed to 0xa000. mohor 7848d 08h /ethmac/tags/asyst_3
245 Rev 1.7. mohor 7849d 02h /ethmac/tags/asyst_3
244 r_Rst signal does not reset any module any more and is removed from the design. mohor 7849d 04h /ethmac/tags/asyst_3
243 Late collision is not reported any more. tadejm 7849d 09h /ethmac/tags/asyst_3
242 Late collision is reported only when not in the full duplex.
Sample is taken (for status) as soon as MRxDV is not valid (regardless
of the received byte cnt).
tadejm 7850d 00h /ethmac/tags/asyst_3
241 StartIdle state changed (not important the size of the packet).
StartData1 activates only while ByteCnt is smaller than the MaxFrame.
tadejm 7850d 00h /ethmac/tags/asyst_3
240 All modules are reset with wb_rst instead of the r_Rst. Exception is MII module. tadejm 7850d 00h /ethmac/tags/asyst_3

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.