OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_10/] - Rev 227

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
227 Changed BIST scan signals. tadejm 7155d 13h /ethmac/tags/rel_10/
226 Igor added WB burst support and repaired BUG when handling TX under-run and retry. tadejm 7155d 15h /ethmac/tags/rel_10/
225 Some minor changes. tadejm 7155d 15h /ethmac/tags/rel_10/
224 Signals for a wave window in Modelsim. tadejm 7155d 16h /ethmac/tags/rel_10/
223 Some code changed due to bug fixes. tadejm 7155d 16h /ethmac/tags/rel_10/
221 TxStatus is written after last access to the TX fifo is finished (in case of abort
or retry). TxDone is fixed.
mohor 7159d 14h /ethmac/tags/rel_10/
219 txfifo_cnt and rxfifo_cnt counters width is defined in the eth_define.v file,
TxDone and TxRetry are generated after the current WISHBONE access is
finished.
mohor 7162d 15h /ethmac/tags/rel_10/
218 Typo error fixed. (When using Bist) mohor 7162d 17h /ethmac/tags/rel_10/
217 Bist supported. mohor 7162d 17h /ethmac/tags/rel_10/
216 Bist signals added. mohor 7162d 17h /ethmac/tags/rel_10/
215 Bist supported. mohor 7162d 18h /ethmac/tags/rel_10/
214 Signals for WISHBONE B3 compliant interface added. mohor 7163d 13h /ethmac/tags/rel_10/
213 Defines changed to have ETH_ prolog.
ETH_WISHBONE_B# define added.
mohor 7163d 14h /ethmac/tags/rel_10/
212 Minor $display change. mohor 7163d 14h /ethmac/tags/rel_10/
211 Bist added. mohor 7163d 14h /ethmac/tags/rel_10/
210 BIST added. mohor 7163d 14h /ethmac/tags/rel_10/
209 Just back-up; not completed testbench and some testcases are not
wotking properly yet.
tadejm 7164d 17h /ethmac/tags/rel_10/
208 Virtual Silicon RAMs moved to lib directory tadej 7180d 11h /ethmac/tags/rel_10/
207 Virtual Silicon RAM support fixed tadej 7180d 11h /ethmac/tags/rel_10/
206 Virtual Silicon RAM added to the simulation. mohor 7180d 11h /ethmac/tags/rel_10/
205 ETH_VIRTUAL_SILICON_RAM supported. mohor 7180d 12h /ethmac/tags/rel_10/
204 ETH_VIRTUAL_SILICON_RAM supported (for ASIC implementation). mohor 7180d 12h /ethmac/tags/rel_10/
203 Virtual Silicon RAM might be used in the ASIC implementation of the ethernet
core.
mohor 7180d 12h /ethmac/tags/rel_10/
202 CsMiss added. When address between 0x800 and 0xfff is accessed within
Ethernet Core, error acknowledge is generated.
mohor 7183d 13h /ethmac/tags/rel_10/
201 Core size added to the document. mohor 7183d 14h /ethmac/tags/rel_10/
200 File with lower case checked in instead. mohor 7183d 14h /ethmac/tags/rel_10/
199 Datasheet name changed to lower case name. mohor 7183d 14h /ethmac/tags/rel_10/
198 Removed file. File with name in lower case will be added instead. mohor 7183d 14h /ethmac/tags/rel_10/
197 Ethernet Data Sheet. mohor 7183d 14h /ethmac/tags/rel_10/
196 Ethernet product brief. mohor 7183d 15h /ethmac/tags/rel_10/

powered by: WebSVN 2.1.0

© copyright 1999-2022 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.