OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_10/] - Rev 365

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
338 root 5476d 20h /ethmac/tags/rel_10
335 New directory structure. root 5534d 01h /ethmac/tags/rel_10
247 This commit was manufactured by cvs2svn to create tag 'rel_10'. 7839d 21h /ethmac/tags/rel_10
246 Since r_Rst bit is not used any more, default value is changed to 0xa000. mohor 7839d 21h /ethmac/tags/rel_10
245 Rev 1.7. mohor 7840d 14h /ethmac/tags/rel_10
244 r_Rst signal does not reset any module any more and is removed from the design. mohor 7840d 17h /ethmac/tags/rel_10
243 Late collision is not reported any more. tadejm 7840d 22h /ethmac/tags/rel_10
242 Late collision is reported only when not in the full duplex.
Sample is taken (for status) as soon as MRxDV is not valid (regardless
of the received byte cnt).
tadejm 7841d 13h /ethmac/tags/rel_10
241 StartIdle state changed (not important the size of the packet).
StartData1 activates only while ByteCnt is smaller than the MaxFrame.
tadejm 7841d 13h /ethmac/tags/rel_10
240 All modules are reset with wb_rst instead of the r_Rst. Exception is MII module. tadejm 7841d 13h /ethmac/tags/rel_10
239 RxError is not generated when small frame reception is enabled and small
frames are received.
tadejm 7841d 13h /ethmac/tags/rel_10
238 Defines fixed to use generic RAM by default. mohor 7853d 17h /ethmac/tags/rel_10
236 State machine goes from idle to the defer state when CarrierSense is 1. FCS (CRC appending) fixed to check the CrcEn bit also when padding is necessery. mohor 7855d 22h /ethmac/tags/rel_10
235 rev 4. mohor 7856d 13h /ethmac/tags/rel_10
234 Figure list assed to the revision 3. mohor 7856d 21h /ethmac/tags/rel_10
233 Revision 0.3 released. Some figures added. mohor 7856d 21h /ethmac/tags/rel_10
232 fpga define added. mohor 7861d 16h /ethmac/tags/rel_10
231 Description of Core Modules added (figure). mohor 7863d 18h /ethmac/tags/rel_10
229 case changed to casex. mohor 7867d 14h /ethmac/tags/rel_10
227 Changed BIST scan signals. tadejm 7867d 18h /ethmac/tags/rel_10

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.