OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_13/] [rtl/] [verilog/] [eth_wishbone.v] - Rev 338

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
119 Ram , used for BDs changed from generic_spram to eth_spram_256x32. mohor 7972d 11h /ethmac/tags/rel_13/rtl/verilog/eth_wishbone.v
118 ShiftEnded synchronization changed. mohor 7976d 02h /ethmac/tags/rel_13/rtl/verilog/eth_wishbone.v
115 RxBDAddress takes `ETH_TX_BD_NUM_DEF value after reset. mohor 7977d 11h /ethmac/tags/rel_13/rtl/verilog/eth_wishbone.v
113 RxPointer bug fixed. mohor 7985d 00h /ethmac/tags/rel_13/rtl/verilog/eth_wishbone.v
112 Previous bug wasn't succesfully removed. Now fixed. mohor 7985d 14h /ethmac/tags/rel_13/rtl/verilog/eth_wishbone.v
111 Master state machine had a bug when switching from master write to
master read.
mohor 7986d 03h /ethmac/tags/rel_13/rtl/verilog/eth_wishbone.v
110 m_wb_cyc_o signal released after every single transfer. mohor 7986d 06h /ethmac/tags/rel_13/rtl/verilog/eth_wishbone.v
106 Outputs registered. Reset changed for eth_wishbone module. mohor 8053d 17h /ethmac/tags/rel_13/rtl/verilog/eth_wishbone.v
105 Compiler directives added. Tx and Rx fifo size incremented. A "late collision"
bug fixed.
mohor 8062d 18h /ethmac/tags/rel_13/rtl/verilog/eth_wishbone.v
97 Small typo fixed. lampret 8088d 10h /ethmac/tags/rel_13/rtl/verilog/eth_wishbone.v

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.