OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_14/] [rtl/] [verilog/] [eth_top.v] - Rev 149

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
149 Signals related to the control frames connected. Debug registers reg1, 2, 3, 4
connected.
mohor 7914d 11h /ethmac/tags/rel_14/rtl/verilog/eth_top.v
125 RxAbort changed. Packets received with MRxErr (from PHY) are also
aborted.
mohor 7955d 11h /ethmac/tags/rel_14/rtl/verilog/eth_top.v
114 EXTERNAL_DMA removed. External DMA not supported. mohor 7963d 11h /ethmac/tags/rel_14/rtl/verilog/eth_top.v
106 Outputs registered. Reset changed for eth_wishbone module. mohor 8038d 19h /ethmac/tags/rel_14/rtl/verilog/eth_top.v
103 Wishbone signals are registered when ETH_REGISTERED_OUTPUTS is
selected in eth_defines.v
mohor 8049d 15h /ethmac/tags/rel_14/rtl/verilog/eth_top.v
95 md_padoen_o changed to md_padoe_o. Signal was always active high, just
name was incorrect.
mohor 8077d 16h /ethmac/tags/rel_14/rtl/verilog/eth_top.v
80 Small fixes for external/internal DMA missmatches. mohor 8104d 12h /ethmac/tags/rel_14/rtl/verilog/eth_top.v
76 Interrupts changed in the top file mohor 8104d 13h /ethmac/tags/rel_14/rtl/verilog/eth_top.v
70 Small fixes. mohor 8112d 19h /ethmac/tags/rel_14/rtl/verilog/eth_top.v
68 Registered trimmed. Unused registers removed. mohor 8114d 15h /ethmac/tags/rel_14/rtl/verilog/eth_top.v
67 EXTERNAL_DMA used instead of WISHBONE_DMA. mohor 8114d 16h /ethmac/tags/rel_14/rtl/verilog/eth_top.v
65 Testbench fixed, code simplified, unused signals removed. mohor 8114d 22h /ethmac/tags/rel_14/rtl/verilog/eth_top.v
63 RxAbort is connected differently. mohor 8115d 16h /ethmac/tags/rel_14/rtl/verilog/eth_top.v
59 Changes that were lost when updating from 1.11 to 1.14 fixed. mohor 8115d 18h /ethmac/tags/rel_14/rtl/verilog/eth_top.v
52 Modified for Address Checking,
addition of eth_addrcheck.v
billditt 8116d 09h /ethmac/tags/rel_14/rtl/verilog/eth_top.v
47 HASH0 and HASH1 registers added. Registers address width was
changed to 8 bits.
mohor 8118d 12h /ethmac/tags/rel_14/rtl/verilog/eth_top.v
43 Tx status is written back to the BD. mohor 8119d 20h /ethmac/tags/rel_14/rtl/verilog/eth_top.v
42 Rx status is written back to the BD. mohor 8122d 13h /ethmac/tags/rel_14/rtl/verilog/eth_top.v
41 non-DMA host interface added. Select the right configutation in eth_defines. mohor 8124d 15h /ethmac/tags/rel_14/rtl/verilog/eth_top.v
37 Link in the header changed. mohor 8138d 19h /ethmac/tags/rel_14/rtl/verilog/eth_top.v

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.