OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_16/] - Rev 267

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
267 Full duplex control frames tested. mohor 7820d 10h /ethmac/tags/rel_16
266 Flow control test almost finished. mohor 7825d 09h /ethmac/tags/rel_16
264 Registers RxStatusWrite_rck and RxStatusWriteLatched were not used
anywhere. Removed.
mohor 7825d 13h /ethmac/tags/rel_16
263 test_mac_full_duplex_flow_control tests pretty much finished.
TEST 0: INSERT CONTROL FRM. WHILE TRANSMITTING NORMAL
FRM. AT 4 TX BD ( 10Mbps ) finished.
TEST 2: RECEIVE CONTROL FRAMES WITH PASSALL OPTION
TURNED OFF AT ONE RX BD ( 10Mbps ) finished.
mohor 7826d 00h /ethmac/tags/rel_16
262 Version 1.18 released.
MIIMRST (Reset of the MIIM module) not used any more in the MIIMODER
register. Control Frame bit (CF) added to the RX buffer descriptor. Control
frame detection section updated.
mohor 7826d 00h /ethmac/tags/rel_16
261 Rx Flow control fixed. CF flag added to the RX buffer descriptor. RxAbort
synchronized.
mohor 7826d 00h /ethmac/tags/rel_16
260 test_mac_full_duplex_flow test 0 finished. Sending the control (PAUSE) frame
finished.
mohor 7826d 12h /ethmac/tags/rel_16
259 In loopback rx_clk is not looped back. Possible CRC error. Consider if usage
of additional logic is necessery (FIFO for looping the data).
mohor 7827d 02h /ethmac/tags/rel_16
257 When TxUsedData and CtrlMux occur at the same time, byte counter needs
to be incremented by 2. Signal IncrementByteCntBy2 added for that reason.
mohor 7827d 02h /ethmac/tags/rel_16
256 TxDone and TxAbort changed so they're not propagated to the wishbone
module when control frame is transmitted.
mohor 7827d 02h /ethmac/tags/rel_16
255 TPauseRq synchronized to tx_clk. mohor 7827d 02h /ethmac/tags/rel_16
254 Temp version. mohor 7828d 06h /ethmac/tags/rel_16
253 r_MiiMRst is not used for resetting the MIIM module. wb_rst used instead. mohor 7828d 08h /ethmac/tags/rel_16
252 Just some updates. tadejm 7828d 08h /ethmac/tags/rel_16
251 When control frame (PAUSE) was sent, status was written in the
eth_wishbone module and both TXB and TXC interrupts were set. Fixed.
Only TXC interrupt is set.
mohor 7828d 09h /ethmac/tags/rel_16
250 AddressMiss status is connecting to the Rx BD. AddressMiss is identifying
that a frame was received because of the promiscous mode.
mohor 7828d 09h /ethmac/tags/rel_16
248 wb_rst_i is used for MIIM reset. mohor 7829d 09h /ethmac/tags/rel_16
246 Since r_Rst bit is not used any more, default value is changed to 0xa000. mohor 7832d 12h /ethmac/tags/rel_16
245 Rev 1.7. mohor 7833d 05h /ethmac/tags/rel_16
244 r_Rst signal does not reset any module any more and is removed from the design. mohor 7833d 08h /ethmac/tags/rel_16
243 Late collision is not reported any more. tadejm 7833d 13h /ethmac/tags/rel_16
242 Late collision is reported only when not in the full duplex.
Sample is taken (for status) as soon as MRxDV is not valid (regardless
of the received byte cnt).
tadejm 7834d 04h /ethmac/tags/rel_16
241 StartIdle state changed (not important the size of the packet).
StartData1 activates only while ByteCnt is smaller than the MaxFrame.
tadejm 7834d 04h /ethmac/tags/rel_16
240 All modules are reset with wb_rst instead of the r_Rst. Exception is MII module. tadejm 7834d 04h /ethmac/tags/rel_16
239 RxError is not generated when small frame reception is enabled and small
frames are received.
tadejm 7834d 04h /ethmac/tags/rel_16
238 Defines fixed to use generic RAM by default. mohor 7846d 08h /ethmac/tags/rel_16
236 State machine goes from idle to the defer state when CarrierSense is 1. FCS (CRC appending) fixed to check the CrcEn bit also when padding is necessery. mohor 7848d 13h /ethmac/tags/rel_16
235 rev 4. mohor 7849d 04h /ethmac/tags/rel_16
234 Figure list assed to the revision 3. mohor 7849d 12h /ethmac/tags/rel_16
233 Revision 0.3 released. Some figures added. mohor 7849d 12h /ethmac/tags/rel_16

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.