OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_16] - Rev 239

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
239 RxError is not generated when small frame reception is enabled and small
frames are received.
tadejm 7855d 08h /ethmac/tags/rel_16
238 Defines fixed to use generic RAM by default. mohor 7867d 12h /ethmac/tags/rel_16
236 State machine goes from idle to the defer state when CarrierSense is 1. FCS (CRC appending) fixed to check the CrcEn bit also when padding is necessery. mohor 7869d 18h /ethmac/tags/rel_16
235 rev 4. mohor 7870d 08h /ethmac/tags/rel_16
234 Figure list assed to the revision 3. mohor 7870d 17h /ethmac/tags/rel_16
233 Revision 0.3 released. Some figures added. mohor 7870d 17h /ethmac/tags/rel_16
232 fpga define added. mohor 7875d 12h /ethmac/tags/rel_16
231 Description of Core Modules added (figure). mohor 7877d 13h /ethmac/tags/rel_16
229 case changed to casex. mohor 7881d 10h /ethmac/tags/rel_16
227 Changed BIST scan signals. tadejm 7881d 14h /ethmac/tags/rel_16
226 Igor added WB burst support and repaired BUG when handling TX under-run and retry. tadejm 7881d 15h /ethmac/tags/rel_16
225 Some minor changes. tadejm 7881d 15h /ethmac/tags/rel_16
224 Signals for a wave window in Modelsim. tadejm 7881d 17h /ethmac/tags/rel_16
223 Some code changed due to bug fixes. tadejm 7881d 17h /ethmac/tags/rel_16
221 TxStatus is written after last access to the TX fifo is finished (in case of abort
or retry). TxDone is fixed.
mohor 7885d 15h /ethmac/tags/rel_16
219 txfifo_cnt and rxfifo_cnt counters width is defined in the eth_define.v file,
TxDone and TxRetry are generated after the current WISHBONE access is
finished.
mohor 7888d 15h /ethmac/tags/rel_16
218 Typo error fixed. (When using Bist) mohor 7888d 17h /ethmac/tags/rel_16
217 Bist supported. mohor 7888d 17h /ethmac/tags/rel_16
216 Bist signals added. mohor 7888d 17h /ethmac/tags/rel_16
215 Bist supported. mohor 7888d 18h /ethmac/tags/rel_16
214 Signals for WISHBONE B3 compliant interface added. mohor 7889d 14h /ethmac/tags/rel_16
213 Defines changed to have ETH_ prolog.
ETH_WISHBONE_B# define added.
mohor 7889d 14h /ethmac/tags/rel_16
212 Minor $display change. mohor 7889d 14h /ethmac/tags/rel_16
211 Bist added. mohor 7889d 14h /ethmac/tags/rel_16
210 BIST added. mohor 7889d 14h /ethmac/tags/rel_16
209 Just back-up; not completed testbench and some testcases are not
wotking properly yet.
tadejm 7890d 17h /ethmac/tags/rel_16
208 Virtual Silicon RAMs moved to lib directory tadej 7906d 11h /ethmac/tags/rel_16
207 Virtual Silicon RAM support fixed tadej 7906d 12h /ethmac/tags/rel_16
206 Virtual Silicon RAM added to the simulation. mohor 7906d 12h /ethmac/tags/rel_16
205 ETH_VIRTUAL_SILICON_RAM supported. mohor 7906d 12h /ethmac/tags/rel_16

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.