OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_2/] [rtl/] - Rev 358

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
338 root 5478d 08h /ethmac/tags/rel_2/rtl
335 New directory structure. root 5535d 13h /ethmac/tags/rel_2/rtl
128 This commit was manufactured by cvs2svn to create tag 'rel_2'. 7954d 04h /ethmac/tags/rel_2/rtl
127 WriteRxDataToMemory signal changed so end of frame (when last word is
written to fifo) is changed.
mohor 7954d 04h /ethmac/tags/rel_2/rtl
126 InvalidSymbol generation changed. mohor 7954d 05h /ethmac/tags/rel_2/rtl
125 RxAbort changed. Packets received with MRxErr (from PHY) are also
aborted.
mohor 7954d 05h /ethmac/tags/rel_2/rtl
122 ethernet spram added. So far a generic ram and xilinx RAMB4 are used. mohor 7956d 06h /ethmac/tags/rel_2/rtl
120 Unused files removed. mohor 7956d 07h /ethmac/tags/rel_2/rtl
119 Ram , used for BDs changed from generic_spram to eth_spram_256x32. mohor 7956d 07h /ethmac/tags/rel_2/rtl
118 ShiftEnded synchronization changed. mohor 7959d 22h /ethmac/tags/rel_2/rtl
115 RxBDAddress takes `ETH_TX_BD_NUM_DEF value after reset. mohor 7961d 07h /ethmac/tags/rel_2/rtl
114 EXTERNAL_DMA removed. External DMA not supported. mohor 7962d 04h /ethmac/tags/rel_2/rtl
113 RxPointer bug fixed. mohor 7968d 20h /ethmac/tags/rel_2/rtl
112 Previous bug wasn't succesfully removed. Now fixed. mohor 7969d 10h /ethmac/tags/rel_2/rtl
111 Master state machine had a bug when switching from master write to
master read.
mohor 7969d 23h /ethmac/tags/rel_2/rtl
110 m_wb_cyc_o signal released after every single transfer. mohor 7970d 02h /ethmac/tags/rel_2/rtl
109 Comment removed. mohor 7970d 03h /ethmac/tags/rel_2/rtl
106 Outputs registered. Reset changed for eth_wishbone module. mohor 8037d 13h /ethmac/tags/rel_2/rtl
105 Compiler directives added. Tx and Rx fifo size incremented. A "late collision"
bug fixed.
mohor 8046d 14h /ethmac/tags/rel_2/rtl
104 FCS should not be included in NibbleMinFl. mohor 8048d 08h /ethmac/tags/rel_2/rtl
103 Wishbone signals are registered when ETH_REGISTERED_OUTPUTS is
selected in eth_defines.v
mohor 8048d 09h /ethmac/tags/rel_2/rtl
102 Interrupts are visible in the ETH_INT_SOURCE regardless if they are enabled
or not.
mohor 8048d 09h /ethmac/tags/rel_2/rtl
101 Short frame and ReceivedLengthOK were not detected correctly. mohor 8048d 09h /ethmac/tags/rel_2/rtl
100 Generic ram or Xilinx ram can be used in fifo (selectable by setting
ETH_FIFO_XILINX in eth_defines.v).
mohor 8048d 09h /ethmac/tags/rel_2/rtl
97 Small typo fixed. lampret 8072d 07h /ethmac/tags/rel_2/rtl
96 Any address can be used for Tx and Rx BD pointers. Address does not need
to be aligned.
mohor 8076d 07h /ethmac/tags/rel_2/rtl
95 md_padoen_o changed to md_padoe_o. Signal was always active high, just
name was incorrect.
mohor 8076d 09h /ethmac/tags/rel_2/rtl
94 When clear and read/write are active at the same time, cnt and pointers are
set to 1.
mohor 8076d 09h /ethmac/tags/rel_2/rtl
93 When in promiscous mode some frames were not received correctly. Fixed. mohor 8081d 08h /ethmac/tags/rel_2/rtl
92 Some defines that are used in testbench only were moved to tb_eth_defines.v
file.
mohor 8082d 10h /ethmac/tags/rel_2/rtl

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.