OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_2/] [rtl/] [verilog/] [eth_defines.v] - Rev 358

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
338 root 5470d 14h /ethmac/tags/rel_2/rtl/verilog/eth_defines.v
335 New directory structure. root 5527d 19h /ethmac/tags/rel_2/rtl/verilog/eth_defines.v
128 This commit was manufactured by cvs2svn to create tag 'rel_2'. 7946d 11h /ethmac/tags/rel_2/rtl/verilog/eth_defines.v
119 Ram , used for BDs changed from generic_spram to eth_spram_256x32. mohor 7948d 14h /ethmac/tags/rel_2/rtl/verilog/eth_defines.v
106 Outputs registered. Reset changed for eth_wishbone module. mohor 8029d 19h /ethmac/tags/rel_2/rtl/verilog/eth_defines.v
105 Compiler directives added. Tx and Rx fifo size incremented. A "late collision"
bug fixed.
mohor 8038d 20h /ethmac/tags/rel_2/rtl/verilog/eth_defines.v
92 Some defines that are used in testbench only were moved to tb_eth_defines.v
file.
mohor 8074d 16h /ethmac/tags/rel_2/rtl/verilog/eth_defines.v
73 Number of interrupts changed mohor 8095d 13h /ethmac/tags/rel_2/rtl/verilog/eth_defines.v
68 Registered trimmed. Unused registers removed. mohor 8105d 15h /ethmac/tags/rel_2/rtl/verilog/eth_defines.v
67 EXTERNAL_DMA used instead of WISHBONE_DMA. mohor 8105d 16h /ethmac/tags/rel_2/rtl/verilog/eth_defines.v
55 Changed that were lost with last update put back to the file. mohor 8106d 18h /ethmac/tags/rel_2/rtl/verilog/eth_defines.v
52 Modified for Address Checking,
addition of eth_addrcheck.v
billditt 8107d 09h /ethmac/tags/rel_2/rtl/verilog/eth_defines.v
46 HASH0 and HASH1 registers added. mohor 8109d 12h /ethmac/tags/rel_2/rtl/verilog/eth_defines.v
42 Rx status is written back to the BD. mohor 8113d 13h /ethmac/tags/rel_2/rtl/verilog/eth_defines.v
40 Both rx and tx part are finished. Tested with wb_clk_i between 10 and 200
MHz. Statuses, overrun, control frame transmission and reception still need
to be fixed.
mohor 8116d 12h /ethmac/tags/rel_2/rtl/verilog/eth_defines.v
37 Link in the header changed. mohor 8129d 19h /ethmac/tags/rel_2/rtl/verilog/eth_defines.v
34 RX_BD_NUM changed to TX_BD_NUM (holds number of TX descriptors
instead of the number of RX descriptors).
mohor 8178d 14h /ethmac/tags/rel_2/rtl/verilog/eth_defines.v
32 ETH_RX_BD_ADR register deleted. ETH_RX_BD_NUM is used instead. mohor 8178d 19h /ethmac/tags/rel_2/rtl/verilog/eth_defines.v
29 Generic memory model is used. Defines are changed for the same reason. mohor 8200d 15h /ethmac/tags/rel_2/rtl/verilog/eth_defines.v
21 Status signals changed, Adress decoding changed, interrupt controller
added.
mohor 8226d 17h /ethmac/tags/rel_2/rtl/verilog/eth_defines.v

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.