OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_21/] [rtl/] [verilog/] [eth_top.v] - Rev 338

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
161 Error acknowledge is generated when accessing BDs and RST bit in the
MODER register (r_Rst) is set.
mohor 7907d 20h /ethmac/tags/rel_21/rtl/verilog/eth_top.v
149 Signals related to the control frames connected. Debug registers reg1, 2, 3, 4
connected.
mohor 7912d 14h /ethmac/tags/rel_21/rtl/verilog/eth_top.v
125 RxAbort changed. Packets received with MRxErr (from PHY) are also
aborted.
mohor 7953d 14h /ethmac/tags/rel_21/rtl/verilog/eth_top.v
114 EXTERNAL_DMA removed. External DMA not supported. mohor 7961d 14h /ethmac/tags/rel_21/rtl/verilog/eth_top.v
106 Outputs registered. Reset changed for eth_wishbone module. mohor 8036d 22h /ethmac/tags/rel_21/rtl/verilog/eth_top.v
103 Wishbone signals are registered when ETH_REGISTERED_OUTPUTS is
selected in eth_defines.v
mohor 8047d 18h /ethmac/tags/rel_21/rtl/verilog/eth_top.v
95 md_padoen_o changed to md_padoe_o. Signal was always active high, just
name was incorrect.
mohor 8075d 19h /ethmac/tags/rel_21/rtl/verilog/eth_top.v
80 Small fixes for external/internal DMA missmatches. mohor 8102d 16h /ethmac/tags/rel_21/rtl/verilog/eth_top.v
76 Interrupts changed in the top file mohor 8102d 16h /ethmac/tags/rel_21/rtl/verilog/eth_top.v
70 Small fixes. mohor 8110d 22h /ethmac/tags/rel_21/rtl/verilog/eth_top.v

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.