OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_23/] - Rev 254

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
254 Temp version. mohor 7828d 07h /ethmac/tags/rel_23/
253 r_MiiMRst is not used for resetting the MIIM module. wb_rst used instead. mohor 7828d 10h /ethmac/tags/rel_23/
252 Just some updates. tadejm 7828d 10h /ethmac/tags/rel_23/
251 When control frame (PAUSE) was sent, status was written in the
eth_wishbone module and both TXB and TXC interrupts were set. Fixed.
Only TXC interrupt is set.
mohor 7828d 10h /ethmac/tags/rel_23/
250 AddressMiss status is connecting to the Rx BD. AddressMiss is identifying
that a frame was received because of the promiscous mode.
mohor 7828d 10h /ethmac/tags/rel_23/
248 wb_rst_i is used for MIIM reset. mohor 7829d 10h /ethmac/tags/rel_23/
246 Since r_Rst bit is not used any more, default value is changed to 0xa000. mohor 7832d 13h /ethmac/tags/rel_23/
245 Rev 1.7. mohor 7833d 07h /ethmac/tags/rel_23/
244 r_Rst signal does not reset any module any more and is removed from the design. mohor 7833d 09h /ethmac/tags/rel_23/
243 Late collision is not reported any more. tadejm 7833d 15h /ethmac/tags/rel_23/
242 Late collision is reported only when not in the full duplex.
Sample is taken (for status) as soon as MRxDV is not valid (regardless
of the received byte cnt).
tadejm 7834d 05h /ethmac/tags/rel_23/
241 StartIdle state changed (not important the size of the packet).
StartData1 activates only while ByteCnt is smaller than the MaxFrame.
tadejm 7834d 05h /ethmac/tags/rel_23/
240 All modules are reset with wb_rst instead of the r_Rst. Exception is MII module. tadejm 7834d 05h /ethmac/tags/rel_23/
239 RxError is not generated when small frame reception is enabled and small
frames are received.
tadejm 7834d 05h /ethmac/tags/rel_23/
238 Defines fixed to use generic RAM by default. mohor 7846d 10h /ethmac/tags/rel_23/
236 State machine goes from idle to the defer state when CarrierSense is 1. FCS (CRC appending) fixed to check the CrcEn bit also when padding is necessery. mohor 7848d 15h /ethmac/tags/rel_23/
235 rev 4. mohor 7849d 06h /ethmac/tags/rel_23/
234 Figure list assed to the revision 3. mohor 7849d 14h /ethmac/tags/rel_23/
233 Revision 0.3 released. Some figures added. mohor 7849d 14h /ethmac/tags/rel_23/
232 fpga define added. mohor 7854d 09h /ethmac/tags/rel_23/
231 Description of Core Modules added (figure). mohor 7856d 10h /ethmac/tags/rel_23/
229 case changed to casex. mohor 7860d 07h /ethmac/tags/rel_23/
227 Changed BIST scan signals. tadejm 7860d 11h /ethmac/tags/rel_23/
226 Igor added WB burst support and repaired BUG when handling TX under-run and retry. tadejm 7860d 12h /ethmac/tags/rel_23/
225 Some minor changes. tadejm 7860d 12h /ethmac/tags/rel_23/
224 Signals for a wave window in Modelsim. tadejm 7860d 14h /ethmac/tags/rel_23/
223 Some code changed due to bug fixes. tadejm 7860d 14h /ethmac/tags/rel_23/
221 TxStatus is written after last access to the TX fifo is finished (in case of abort
or retry). TxDone is fixed.
mohor 7864d 12h /ethmac/tags/rel_23/
219 txfifo_cnt and rxfifo_cnt counters width is defined in the eth_define.v file,
TxDone and TxRetry are generated after the current WISHBONE access is
finished.
mohor 7867d 12h /ethmac/tags/rel_23/
218 Typo error fixed. (When using Bist) mohor 7867d 14h /ethmac/tags/rel_23/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.