OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_23/] - Rev 98

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
98 Document revised. mohor 8055d 11h /ethmac/tags/rel_23
97 Small typo fixed. lampret 8072d 09h /ethmac/tags/rel_23
96 Any address can be used for Tx and Rx BD pointers. Address does not need
to be aligned.
mohor 8076d 09h /ethmac/tags/rel_23
95 md_padoen_o changed to md_padoe_o. Signal was always active high, just
name was incorrect.
mohor 8076d 12h /ethmac/tags/rel_23
94 When clear and read/write are active at the same time, cnt and pointers are
set to 1.
mohor 8076d 12h /ethmac/tags/rel_23
93 When in promiscous mode some frames were not received correctly. Fixed. mohor 8081d 10h /ethmac/tags/rel_23
92 Some defines that are used in testbench only were moved to tb_eth_defines.v
file.
mohor 8082d 13h /ethmac/tags/rel_23
91 Comments in Slovene language removed. mohor 8082d 13h /ethmac/tags/rel_23
90 casex changed with case, fifo reset changed. mohor 8082d 13h /ethmac/tags/rel_23
89 TX_BD_NUM, MAC_ADDR0 and MAC_ADDR1 register description
changed.
mohor 8086d 11h /ethmac/tags/rel_23
88 rx_fifo was not always cleared ok. Fixed. mohor 8092d 09h /ethmac/tags/rel_23
87 Status was not latched correctly sometimes. Fixed. mohor 8092d 12h /ethmac/tags/rel_23
86 Big Endian problem when sending frames fixed. mohor 8093d 19h /ethmac/tags/rel_23
85 Log info was missing. mohor 8099d 04h /ethmac/tags/rel_23
84 LinkFail signal was not latching appropriate bit. mohor 8099d 04h /ethmac/tags/rel_23
83 MAC address recognition was not correct (bytes swaped). mohor 8099d 05h /ethmac/tags/rel_23
82 Byte ordering changed (Big Endian used). casex changed with case because
Xilinx Foundation had problems. Tested in HW. It WORKS.
mohor 8099d 06h /ethmac/tags/rel_23
81 Typos fixed, INT_SOURCE and INT_MASK registers changed. mohor 8099d 07h /ethmac/tags/rel_23
80 Small fixes for external/internal DMA missmatches. mohor 8103d 09h /ethmac/tags/rel_23
79 RetryCntLatched was unused and removed from design mohor 8103d 09h /ethmac/tags/rel_23
78 WB_SEL_I was unused and removed from design mohor 8103d 09h /ethmac/tags/rel_23
77 Interrupts changed mohor 8103d 09h /ethmac/tags/rel_23
76 Interrupts changed in the top file mohor 8103d 09h /ethmac/tags/rel_23
75 r_Bro is used for accepting/denying frames mohor 8103d 09h /ethmac/tags/rel_23
74 Reset values are passed to registers through parameters mohor 8103d 09h /ethmac/tags/rel_23
73 Number of interrupts changed mohor 8103d 09h /ethmac/tags/rel_23
72 Retry is not activated when a Tx Underrun occured mohor 8107d 13h /ethmac/tags/rel_23
71 Address recognition system added. Buffer Descriptors changed. DMA section
changed. Ports changed.
mohor 8111d 14h /ethmac/tags/rel_23
70 Small fixes. mohor 8111d 15h /ethmac/tags/rel_23
69 Define missmatch fixed. mohor 8112d 12h /ethmac/tags/rel_23

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.