OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_25/] [bench/] [verilog/] - Rev 191

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
191 Bug repaired in eth_phy device tadej 7913d 19h /ethmac/tags/rel_25/bench/verilog/
189 Simple testbench that includes eth_cop, eth_host and eth_memory modules.
This testbench is used for testing the whole environment. Use tb_ethernet
testbench for testing just the ethernet MAC core (many tests).
mohor 7913d 20h /ethmac/tags/rel_25/bench/verilog/
188 PHY changed. tadej 7914d 17h /ethmac/tags/rel_25/bench/verilog/
182 Full duplex test improved. tadej 7915d 19h /ethmac/tags/rel_25/bench/verilog/
181 MIIM test look better. mohor 7915d 21h /ethmac/tags/rel_25/bench/verilog/
180 Bench outputs data to display every 128 bytes. mohor 7918d 17h /ethmac/tags/rel_25/bench/verilog/
179 Beautiful tests merget together mohor 7918d 18h /ethmac/tags/rel_25/bench/verilog/
178 Rearanged testcases mohor 7918d 18h /ethmac/tags/rel_25/bench/verilog/
177 Bug in MIIM fixed. mohor 7918d 22h /ethmac/tags/rel_25/bench/verilog/
170 Headers changed. mohor 7919d 00h /ethmac/tags/rel_25/bench/verilog/
169 New testbench. Thanks to Tadej M - "The Spammer". mohor 7919d 01h /ethmac/tags/rel_25/bench/verilog/
158 Typo fixed. mohor 7923d 20h /ethmac/tags/rel_25/bench/verilog/
157 This testbench will soon be obsolete. Please use tb_ethernet.v mohor 7926d 02h /ethmac/tags/rel_25/bench/verilog/
156 Valid testbench. mohor 7926d 02h /ethmac/tags/rel_25/bench/verilog/
155 Minor changes. mohor 7926d 02h /ethmac/tags/rel_25/bench/verilog/
124 Define ETH_MIIMODER_RST corrected to 0x00000400. mohor 7968d 19h /ethmac/tags/rel_25/bench/verilog/
121 gsr added for use when ETH_XILINX_RAMB4 define is set. mohor 7970d 20h /ethmac/tags/rel_25/bench/verilog/
117 Clock mrx_clk set to 2.5 MHz. mohor 7974d 23h /ethmac/tags/rel_25/bench/verilog/
116 Testing environment also includes traffic cop, memory interface and host
interface.
mohor 7974d 23h /ethmac/tags/rel_25/bench/verilog/
108 Testbench supports unaligned accesses. mohor 8052d 02h /ethmac/tags/rel_25/bench/verilog/
107 TX_BUF_BASE changed. mohor 8052d 02h /ethmac/tags/rel_25/bench/verilog/
92 Some defines that are used in testbench only were moved to tb_eth_defines.v
file.
mohor 8097d 00h /ethmac/tags/rel_25/bench/verilog/
80 Small fixes for external/internal DMA missmatches. mohor 8117d 20h /ethmac/tags/rel_25/bench/verilog/
67 EXTERNAL_DMA used instead of WISHBONE_DMA. mohor 8128d 00h /ethmac/tags/rel_25/bench/verilog/
66 Testbench fixed, code simplified, unused signals removed. mohor 8128d 05h /ethmac/tags/rel_25/bench/verilog/
51 Added separate tests for Multicast, Unicast, Broadcast billditt 8129d 16h /ethmac/tags/rel_25/bench/verilog/
49 HASH0 and HASH1 register read/write added. mohor 8131d 16h /ethmac/tags/rel_25/bench/verilog/
41 non-DMA host interface added. Select the right configutation in eth_defines. mohor 8137d 22h /ethmac/tags/rel_25/bench/verilog/
36 TX_BD_NUM register added instead of the RB_BD_ADDR. mohor 8198d 00h /ethmac/tags/rel_25/bench/verilog/
23 Number of addresses (wb_adr_i) minimized. mohor 8248d 01h /ethmac/tags/rel_25/bench/verilog/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.