OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_25/] [rtl/] [verilog/] [eth_spram_256x32.v] - Rev 338

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
338 root 5491d 06h /ethmac/tags/rel_25/rtl/verilog/eth_spram_256x32.v
335 New directory structure. root 5548d 11h /ethmac/tags/rel_25/rtl/verilog/eth_spram_256x32.v
316 This commit was manufactured by cvs2svn to create tag 'rel_25'. 7469d 09h /ethmac/tags/rel_25/rtl/verilog/eth_spram_256x32.v
312 Corrected address mismatch for xilinx RAMB4_S8 model which has wider address than RAMB4_S16. tadejm 7469d 09h /ethmac/tags/rel_25/rtl/verilog/eth_spram_256x32.v
306 Lapsus fixed (!we -> ~we). simons 7470d 06h /ethmac/tags/rel_25/rtl/verilog/eth_spram_256x32.v
304 WISHBONE slave changed and tested from only 32-bit accesss to byte access. tadejm 7492d 03h /ethmac/tags/rel_25/rtl/verilog/eth_spram_256x32.v
302 mbist signals updated according to newest convention markom 7518d 14h /ethmac/tags/rel_25/rtl/verilog/eth_spram_256x32.v
297 Artisan ram instance added. simons 7582d 05h /ethmac/tags/rel_25/rtl/verilog/eth_spram_256x32.v
227 Changed BIST scan signals. tadejm 7882d 04h /ethmac/tags/rel_25/rtl/verilog/eth_spram_256x32.v
210 BIST added. mohor 7890d 05h /ethmac/tags/rel_25/rtl/verilog/eth_spram_256x32.v
204 ETH_VIRTUAL_SILICON_RAM supported (for ASIC implementation). mohor 7907d 03h /ethmac/tags/rel_25/rtl/verilog/eth_spram_256x32.v
122 ethernet spram added. So far a generic ram and xilinx RAMB4 are used. mohor 7969d 05h /ethmac/tags/rel_25/rtl/verilog/eth_spram_256x32.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.