OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_26/] - Rev 45

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
45 Ethernet Datasheet added. mohor 8110d 02h /ethmac/tags/rel_26/
44 Ethernet Datasheet added to cvs. mohor 8110d 02h /ethmac/tags/rel_26/
43 Tx status is written back to the BD. mohor 8111d 04h /ethmac/tags/rel_26/
42 Rx status is written back to the BD. mohor 8113d 21h /ethmac/tags/rel_26/
41 non-DMA host interface added. Select the right configutation in eth_defines. mohor 8115d 23h /ethmac/tags/rel_26/
40 Both rx and tx part are finished. Tested with wb_clk_i between 10 and 200
MHz. Statuses, overrun, control frame transmission and reception still need
to be fixed.
mohor 8116d 20h /ethmac/tags/rel_26/
39 Tx part finished. TxStatus needs to be fixed. Pause request needs to be
added.
mohor 8121d 00h /ethmac/tags/rel_26/
38 Initial version. Equals to eth_wishbonedma.v at this moment. mohor 8130d 02h /ethmac/tags/rel_26/
37 Link in the header changed. mohor 8130d 03h /ethmac/tags/rel_26/
36 TX_BD_NUM register added instead of the RB_BD_ADDR. mohor 8176d 01h /ethmac/tags/rel_26/
35 RX_BD_NUM changed to TX_BD_NUM. Few typos corrected. mohor 8178d 22h /ethmac/tags/rel_26/
34 RX_BD_NUM changed to TX_BD_NUM (holds number of TX descriptors
instead of the number of RX descriptors).
mohor 8178d 22h /ethmac/tags/rel_26/
33 ETH_RX_BD_ADR register deleted. ETH_RX_BD_NUM is used instead. mohor 8179d 02h /ethmac/tags/rel_26/
32 ETH_RX_BD_ADR register deleted. ETH_RX_BD_NUM is used instead. mohor 8179d 03h /ethmac/tags/rel_26/
31 RX_BD_NUM register added instead of the RB_BD_ADDR. mohor 8179d 03h /ethmac/tags/rel_26/
30 BD section updated. mohor 8181d 00h /ethmac/tags/rel_26/
29 Generic memory model is used. Defines are changed for the same reason. mohor 8200d 23h /ethmac/tags/rel_26/
28 New release. Name changed to lower case. mohor 8203d 14h /ethmac/tags/rel_26/
27 File names changed to lower case. mohor 8203d 14h /ethmac/tags/rel_26/
26 First release of product brief. mohor 8203d 14h /ethmac/tags/rel_26/
25 First release of product brief. mohor 8203d 15h /ethmac/tags/rel_26/
24 Log file added. mohor 8226d 02h /ethmac/tags/rel_26/
23 Number of addresses (wb_adr_i) minimized. mohor 8226d 02h /ethmac/tags/rel_26/
22 eth_timescale.v changed to timescale.v This is done because of the
simulation of the few cores in a one joined project.
mohor 8226d 04h /ethmac/tags/rel_26/
21 Status signals changed, Adress decoding changed, interrupt controller
added.
mohor 8227d 01h /ethmac/tags/rel_26/
20 Defines changed (All precede with ETH_). Small changes because some
tools generate warnings when two operands are together. Synchronization
between two clocks domains in eth_wishbonedma.v is changed (due to ASIC
demands).
mohor 8250d 22h /ethmac/tags/rel_26/
19 Defines changed (All precede with ETH_). Small changes because some
tools generate warnings when two operands are together. Synchronization
between two clocks domains in eth_wishbonedma.v is changed (due to ASIC
demands).
mohor 8250d 22h /ethmac/tags/rel_26/
18 Few little NCSIM warnings fixed. mohor 8263d 23h /ethmac/tags/rel_26/
17 Signal names changed on the top level for easier pad insertion (ASIC). mohor 8290d 23h /ethmac/tags/rel_26/
16 "else" was missing within the always block in file eth_wishbonedma.v. mohor 8298d 05h /ethmac/tags/rel_26/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.