OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_27/] - Rev 101

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
101 Short frame and ReceivedLengthOK were not detected correctly. mohor 8064d 09h /ethmac/tags/rel_27/
100 Generic ram or Xilinx ram can be used in fifo (selectable by setting
ETH_FIFO_XILINX in eth_defines.v).
mohor 8064d 09h /ethmac/tags/rel_27/
99 Document revised. mohor 8071d 08h /ethmac/tags/rel_27/
98 Document revised. mohor 8071d 09h /ethmac/tags/rel_27/
97 Small typo fixed. lampret 8088d 07h /ethmac/tags/rel_27/
96 Any address can be used for Tx and Rx BD pointers. Address does not need
to be aligned.
mohor 8092d 07h /ethmac/tags/rel_27/
95 md_padoen_o changed to md_padoe_o. Signal was always active high, just
name was incorrect.
mohor 8092d 10h /ethmac/tags/rel_27/
94 When clear and read/write are active at the same time, cnt and pointers are
set to 1.
mohor 8092d 10h /ethmac/tags/rel_27/
93 When in promiscous mode some frames were not received correctly. Fixed. mohor 8097d 08h /ethmac/tags/rel_27/
92 Some defines that are used in testbench only were moved to tb_eth_defines.v
file.
mohor 8098d 10h /ethmac/tags/rel_27/
91 Comments in Slovene language removed. mohor 8098d 10h /ethmac/tags/rel_27/
90 casex changed with case, fifo reset changed. mohor 8098d 10h /ethmac/tags/rel_27/
89 TX_BD_NUM, MAC_ADDR0 and MAC_ADDR1 register description
changed.
mohor 8102d 08h /ethmac/tags/rel_27/
88 rx_fifo was not always cleared ok. Fixed. mohor 8108d 07h /ethmac/tags/rel_27/
87 Status was not latched correctly sometimes. Fixed. mohor 8108d 09h /ethmac/tags/rel_27/
86 Big Endian problem when sending frames fixed. mohor 8109d 16h /ethmac/tags/rel_27/
85 Log info was missing. mohor 8115d 02h /ethmac/tags/rel_27/
84 LinkFail signal was not latching appropriate bit. mohor 8115d 02h /ethmac/tags/rel_27/
83 MAC address recognition was not correct (bytes swaped). mohor 8115d 02h /ethmac/tags/rel_27/
82 Byte ordering changed (Big Endian used). casex changed with case because
Xilinx Foundation had problems. Tested in HW. It WORKS.
mohor 8115d 04h /ethmac/tags/rel_27/
81 Typos fixed, INT_SOURCE and INT_MASK registers changed. mohor 8115d 04h /ethmac/tags/rel_27/
80 Small fixes for external/internal DMA missmatches. mohor 8119d 06h /ethmac/tags/rel_27/
79 RetryCntLatched was unused and removed from design mohor 8119d 07h /ethmac/tags/rel_27/
78 WB_SEL_I was unused and removed from design mohor 8119d 07h /ethmac/tags/rel_27/
77 Interrupts changed mohor 8119d 07h /ethmac/tags/rel_27/
76 Interrupts changed in the top file mohor 8119d 07h /ethmac/tags/rel_27/
75 r_Bro is used for accepting/denying frames mohor 8119d 07h /ethmac/tags/rel_27/
74 Reset values are passed to registers through parameters mohor 8119d 07h /ethmac/tags/rel_27/
73 Number of interrupts changed mohor 8119d 07h /ethmac/tags/rel_27/
72 Retry is not activated when a Tx Underrun occured mohor 8123d 10h /ethmac/tags/rel_27/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.