OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_27/] [bench/] [verilog/] - Rev 188

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
80 Small fixes for external/internal DMA missmatches. mohor 8107d 00h /ethmac/tags/rel_27/bench/verilog/
67 EXTERNAL_DMA used instead of WISHBONE_DMA. mohor 8117d 04h /ethmac/tags/rel_27/bench/verilog/
66 Testbench fixed, code simplified, unused signals removed. mohor 8117d 09h /ethmac/tags/rel_27/bench/verilog/
51 Added separate tests for Multicast, Unicast, Broadcast billditt 8118d 21h /ethmac/tags/rel_27/bench/verilog/
49 HASH0 and HASH1 register read/write added. mohor 8120d 20h /ethmac/tags/rel_27/bench/verilog/
41 non-DMA host interface added. Select the right configutation in eth_defines. mohor 8127d 03h /ethmac/tags/rel_27/bench/verilog/
36 TX_BD_NUM register added instead of the RB_BD_ADDR. mohor 8187d 04h /ethmac/tags/rel_27/bench/verilog/
23 Number of addresses (wb_adr_i) minimized. mohor 8237d 05h /ethmac/tags/rel_27/bench/verilog/
22 eth_timescale.v changed to timescale.v This is done because of the
simulation of the few cores in a one joined project.
mohor 8237d 08h /ethmac/tags/rel_27/bench/verilog/
19 Defines changed (All precede with ETH_). Small changes because some
tools generate warnings when two operands are together. Synchronization
between two clocks domains in eth_wishbonedma.v is changed (due to ASIC
demands).
mohor 8262d 02h /ethmac/tags/rel_27/bench/verilog/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.