OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_7/] [rtl/] [verilog/] - Rev 338

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
338 root 5431d 18h /ethmac/tags/rel_7/rtl/verilog/
335 New directory structure. root 5488d 23h /ethmac/tags/rel_7/rtl/verilog/
228 This commit was manufactured by cvs2svn to create tag 'rel_7'. 7822d 16h /ethmac/tags/rel_7/rtl/verilog/
227 Changed BIST scan signals. tadejm 7822d 16h /ethmac/tags/rel_7/rtl/verilog/
226 Igor added WB burst support and repaired BUG when handling TX under-run and retry. tadejm 7822d 17h /ethmac/tags/rel_7/rtl/verilog/
221 TxStatus is written after last access to the TX fifo is finished (in case of abort
or retry). TxDone is fixed.
mohor 7826d 17h /ethmac/tags/rel_7/rtl/verilog/
219 txfifo_cnt and rxfifo_cnt counters width is defined in the eth_define.v file,
TxDone and TxRetry are generated after the current WISHBONE access is
finished.
mohor 7829d 17h /ethmac/tags/rel_7/rtl/verilog/
218 Typo error fixed. (When using Bist) mohor 7829d 19h /ethmac/tags/rel_7/rtl/verilog/
214 Signals for WISHBONE B3 compliant interface added. mohor 7830d 16h /ethmac/tags/rel_7/rtl/verilog/
213 Defines changed to have ETH_ prolog.
ETH_WISHBONE_B# define added.
mohor 7830d 16h /ethmac/tags/rel_7/rtl/verilog/
212 Minor $display change. mohor 7830d 16h /ethmac/tags/rel_7/rtl/verilog/
211 Bist added. mohor 7830d 16h /ethmac/tags/rel_7/rtl/verilog/
210 BIST added. mohor 7830d 16h /ethmac/tags/rel_7/rtl/verilog/
204 ETH_VIRTUAL_SILICON_RAM supported (for ASIC implementation). mohor 7847d 15h /ethmac/tags/rel_7/rtl/verilog/
203 Virtual Silicon RAM might be used in the ASIC implementation of the ethernet
core.
mohor 7847d 15h /ethmac/tags/rel_7/rtl/verilog/
202 CsMiss added. When address between 0x800 and 0xfff is accessed within
Ethernet Core, error acknowledge is generated.
mohor 7850d 16h /ethmac/tags/rel_7/rtl/verilog/
168 CarrierSenseLost bug fixed when operating in full duplex mode. mohor 7858d 18h /ethmac/tags/rel_7/rtl/verilog/
167 Sometimes both RxB_IRQ and RxE_IRQ were activated. Bug fixed. mohor 7859d 19h /ethmac/tags/rel_7/rtl/verilog/
166 Reception is possible after RxPointer is read and not after BD is read. For
that reason RxBDReady is changed to RxReady.
Busy_IRQ interrupt connected. When there is no RxBD ready and frame
comes, interrupt is generated.
mohor 7860d 19h /ethmac/tags/rel_7/rtl/verilog/
165 HASH improvement needed. mohor 7860d 22h /ethmac/tags/rel_7/rtl/verilog/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.