OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_7/] [rtl/] [verilog/] [eth_macstatus.v] - Rev 228

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
228 This commit was manufactured by cvs2svn to create tag 'rel_7'. 7868d 13h /ethmac/tags/rel_7/rtl/verilog/eth_macstatus.v
168 CarrierSenseLost bug fixed when operating in full duplex mode. mohor 7904d 16h /ethmac/tags/rel_7/rtl/verilog/eth_macstatus.v
146 CarrierSenseLost status is not set when working in loopback mode. mohor 7912d 12h /ethmac/tags/rel_7/rtl/verilog/eth_macstatus.v
126 InvalidSymbol generation changed. mohor 7953d 12h /ethmac/tags/rel_7/rtl/verilog/eth_macstatus.v
101 Short frame and ReceivedLengthOK were not detected correctly. mohor 8047d 17h /ethmac/tags/rel_7/rtl/verilog/eth_macstatus.v
70 Small fixes. mohor 8110d 20h /ethmac/tags/rel_7/rtl/verilog/eth_macstatus.v
64 Status was not written correctly when frames were discarted because of
address mismatch.
mohor 8113d 13h /ethmac/tags/rel_7/rtl/verilog/eth_macstatus.v
43 Tx status is written back to the BD. mohor 8117d 21h /ethmac/tags/rel_7/rtl/verilog/eth_macstatus.v
42 Rx status is written back to the BD. mohor 8120d 14h /ethmac/tags/rel_7/rtl/verilog/eth_macstatus.v
37 Link in the header changed. mohor 8136d 20h /ethmac/tags/rel_7/rtl/verilog/eth_macstatus.v
22 eth_timescale.v changed to timescale.v This is done because of the
simulation of the few cores in a one joined project.
mohor 8232d 22h /ethmac/tags/rel_7/rtl/verilog/eth_macstatus.v
18 Few little NCSIM warnings fixed. mohor 8270d 16h /ethmac/tags/rel_7/rtl/verilog/eth_macstatus.v
15 A define FPGA added to select between Artisan RAM (for ASIC) and Block Ram (For Virtex).
Include files fixed to contain no path.
File names and module names changed ta have a eth_ prologue in the name.
File eth_timescale.v is used to define timescale
All pin names on the top module are changed to contain _I, _O or _OE at the end.
Bidirectional signal MDIO is changed to three signals (Mdc_O, Mdi_I, Mdo_O
and Mdo_OE. The bidirectional signal must be created on the top level. This
is done due to the ASIC tools.
mohor 8306d 16h /ethmac/tags/rel_7/rtl/verilog/eth_macstatus.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.