Subversion Repositories ethmac

[/] [ethmac/] [trunk/] - Rev 219


Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
219 txfifo_cnt and rxfifo_cnt counters width is defined in the eth_define.v file,
TxDone and TxRetry are generated after the current WISHBONE access is
mohor 7866d 00h /ethmac/trunk/
218 Typo error fixed. (When using Bist) mohor 7866d 02h /ethmac/trunk/
217 Bist supported. mohor 7866d 02h /ethmac/trunk/
216 Bist signals added. mohor 7866d 02h /ethmac/trunk/
215 Bist supported. mohor 7866d 03h /ethmac/trunk/
214 Signals for WISHBONE B3 compliant interface added. mohor 7866d 23h /ethmac/trunk/
213 Defines changed to have ETH_ prolog.
ETH_WISHBONE_B# define added.
mohor 7866d 23h /ethmac/trunk/
212 Minor $display change. mohor 7866d 23h /ethmac/trunk/
211 Bist added. mohor 7866d 23h /ethmac/trunk/
210 BIST added. mohor 7866d 23h /ethmac/trunk/
209 Just back-up; not completed testbench and some testcases are not
wotking properly yet.
tadejm 7868d 02h /ethmac/trunk/
208 Virtual Silicon RAMs moved to lib directory tadej 7883d 20h /ethmac/trunk/
207 Virtual Silicon RAM support fixed tadej 7883d 20h /ethmac/trunk/
206 Virtual Silicon RAM added to the simulation. mohor 7883d 20h /ethmac/trunk/
205 ETH_VIRTUAL_SILICON_RAM supported. mohor 7883d 21h /ethmac/trunk/
204 ETH_VIRTUAL_SILICON_RAM supported (for ASIC implementation). mohor 7883d 21h /ethmac/trunk/
203 Virtual Silicon RAM might be used in the ASIC implementation of the ethernet
mohor 7883d 21h /ethmac/trunk/
202 CsMiss added. When address between 0x800 and 0xfff is accessed within
Ethernet Core, error acknowledge is generated.
mohor 7886d 22h /ethmac/trunk/
201 Core size added to the document. mohor 7886d 23h /ethmac/trunk/
200 File with lower case checked in instead. mohor 7886d 23h /ethmac/trunk/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.