OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [trunk/] [bench/] - Rev 364

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
364 Renamed eth_top.v to ethmac.v to fit better into OpenCores structure olof 4657d 09h /ethmac/trunk/bench
356 Rename eth_defines.v to ethmac_defines.v to fit better into OpenCores project structure olof 4662d 10h /ethmac/trunk/bench
348 Added option to dump VCD files olof 4679d 09h /ethmac/trunk/bench
346 Updated project location olof 4679d 12h /ethmac/trunk/bench
345 Temporarily disable failing tests olof 4679d 13h /ethmac/trunk/bench
344 bit 9 in phy control register is self clearing olof 4685d 15h /ethmac/trunk/bench
343 Address miss should not be asserted on short frames olof 4689d 11h /ethmac/trunk/bench
342 Added cast to avoid inequality when comparing different data types olof 4689d 12h /ethmac/trunk/bench
338 root 5483d 14h /ethmac/trunk/bench
335 New directory structure. root 5540d 19h /ethmac/trunk/bench
334 Minor fixes for Icarus simulator. igorm 6988d 22h /ethmac/trunk/bench
331 Tests for delayed CRC and defer indication added. igorm 7017d 16h /ethmac/trunk/bench
318 Latest Ethernet IP core testbench. tadejm 7349d 14h /ethmac/trunk/bench
315 Updated testbench. Some more testcases, some repaired. tadejm 7461d 17h /ethmac/trunk/bench
302 mbist signals updated according to newest convention markom 7510d 22h /ethmac/trunk/bench
299 Artisan RAMs added. mohor 7568d 17h /ethmac/trunk/bench
286 Define file in eth_cop.v is changed to eth_defines.v. Some defines were
moved from tb_eth_defines.v to eth_defines.v.
mohor 7636d 18h /ethmac/trunk/bench
281 Tests test_mac_full_duplex_receive 4-7 fixed to proper BD. mohor 7769d 14h /ethmac/trunk/bench
279 Underrun test fixed. Many other tests fixed. mohor 7770d 16h /ethmac/trunk/bench
274 Backup version. Not fully working. tadejm 7778d 10h /ethmac/trunk/bench
267 Full duplex control frames tested. mohor 7834d 13h /ethmac/trunk/bench
266 Flow control test almost finished. mohor 7839d 12h /ethmac/trunk/bench
263 test_mac_full_duplex_flow_control tests pretty much finished.
TEST 0: INSERT CONTROL FRM. WHILE TRANSMITTING NORMAL
FRM. AT 4 TX BD ( 10Mbps ) finished.
TEST 2: RECEIVE CONTROL FRAMES WITH PASSALL OPTION
TURNED OFF AT ONE RX BD ( 10Mbps ) finished.
mohor 7840d 03h /ethmac/trunk/bench
260 test_mac_full_duplex_flow test 0 finished. Sending the control (PAUSE) frame
finished.
mohor 7840d 16h /ethmac/trunk/bench
254 Temp version. mohor 7842d 09h /ethmac/trunk/bench
252 Just some updates. tadejm 7842d 12h /ethmac/trunk/bench
243 Late collision is not reported any more. tadejm 7847d 16h /ethmac/trunk/bench
227 Changed BIST scan signals. tadejm 7874d 12h /ethmac/trunk/bench
223 Some code changed due to bug fixes. tadejm 7874d 16h /ethmac/trunk/bench
216 Bist signals added. mohor 7881d 16h /ethmac/trunk/bench

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.