OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [trunk/] [bench/] [verilog/] - Rev 356

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
356 Rename eth_defines.v to ethmac_defines.v to fit better into OpenCores project structure olof 4662d 06h /ethmac/trunk/bench/verilog/
348 Added option to dump VCD files olof 4679d 04h /ethmac/trunk/bench/verilog/
346 Updated project location olof 4679d 07h /ethmac/trunk/bench/verilog/
345 Temporarily disable failing tests olof 4679d 09h /ethmac/trunk/bench/verilog/
344 bit 9 in phy control register is self clearing olof 4685d 11h /ethmac/trunk/bench/verilog/
343 Address miss should not be asserted on short frames olof 4689d 07h /ethmac/trunk/bench/verilog/
342 Added cast to avoid inequality when comparing different data types olof 4689d 07h /ethmac/trunk/bench/verilog/
338 root 5483d 10h /ethmac/trunk/bench/verilog/
335 New directory structure. root 5540d 15h /ethmac/trunk/bench/verilog/
334 Minor fixes for Icarus simulator. igorm 6988d 17h /ethmac/trunk/bench/verilog/
331 Tests for delayed CRC and defer indication added. igorm 7017d 12h /ethmac/trunk/bench/verilog/
318 Latest Ethernet IP core testbench. tadejm 7349d 09h /ethmac/trunk/bench/verilog/
315 Updated testbench. Some more testcases, some repaired. tadejm 7461d 12h /ethmac/trunk/bench/verilog/
302 mbist signals updated according to newest convention markom 7510d 17h /ethmac/trunk/bench/verilog/
299 Artisan RAMs added. mohor 7568d 13h /ethmac/trunk/bench/verilog/
286 Define file in eth_cop.v is changed to eth_defines.v. Some defines were
moved from tb_eth_defines.v to eth_defines.v.
mohor 7636d 13h /ethmac/trunk/bench/verilog/
281 Tests test_mac_full_duplex_receive 4-7 fixed to proper BD. mohor 7769d 09h /ethmac/trunk/bench/verilog/
279 Underrun test fixed. Many other tests fixed. mohor 7770d 11h /ethmac/trunk/bench/verilog/
274 Backup version. Not fully working. tadejm 7778d 05h /ethmac/trunk/bench/verilog/
267 Full duplex control frames tested. mohor 7834d 09h /ethmac/trunk/bench/verilog/
266 Flow control test almost finished. mohor 7839d 07h /ethmac/trunk/bench/verilog/
263 test_mac_full_duplex_flow_control tests pretty much finished.
TEST 0: INSERT CONTROL FRM. WHILE TRANSMITTING NORMAL
FRM. AT 4 TX BD ( 10Mbps ) finished.
TEST 2: RECEIVE CONTROL FRAMES WITH PASSALL OPTION
TURNED OFF AT ONE RX BD ( 10Mbps ) finished.
mohor 7839d 23h /ethmac/trunk/bench/verilog/
260 test_mac_full_duplex_flow test 0 finished. Sending the control (PAUSE) frame
finished.
mohor 7840d 11h /ethmac/trunk/bench/verilog/
254 Temp version. mohor 7842d 04h /ethmac/trunk/bench/verilog/
252 Just some updates. tadejm 7842d 07h /ethmac/trunk/bench/verilog/
243 Late collision is not reported any more. tadejm 7847d 12h /ethmac/trunk/bench/verilog/
227 Changed BIST scan signals. tadejm 7874d 08h /ethmac/trunk/bench/verilog/
223 Some code changed due to bug fixes. tadejm 7874d 11h /ethmac/trunk/bench/verilog/
216 Bist signals added. mohor 7881d 11h /ethmac/trunk/bench/verilog/
209 Just back-up; not completed testbench and some testcases are not
wotking properly yet.
tadejm 7883d 12h /ethmac/trunk/bench/verilog/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.