OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [trunk/] [rtl/] [verilog/] - Rev 62

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
62 RxAbort is an output. No need to have is declared as wire. mohor 8111d 14h /ethmac/trunk/rtl/verilog/
61 RxStartFrm cleared when abort or retry comes. mohor 8111d 15h /ethmac/trunk/rtl/verilog/
60 Changes that were lost when updating from 1.5 to 1.8 fixed. mohor 8111d 16h /ethmac/trunk/rtl/verilog/
59 Changes that were lost when updating from 1.11 to 1.14 fixed. mohor 8111d 16h /ethmac/trunk/rtl/verilog/
58 File format changed. mohor 8111d 16h /ethmac/trunk/rtl/verilog/
57 Format of the file changed a bit. mohor 8111d 16h /ethmac/trunk/rtl/verilog/
56 File format fixed a bit. mohor 8111d 16h /ethmac/trunk/rtl/verilog/
55 Changed that were lost with last update put back to the file. mohor 8111d 17h /ethmac/trunk/rtl/verilog/
54 Addition of new module eth_addrcheck.v billditt 8112d 07h /ethmac/trunk/rtl/verilog/
53 Addition of new module eth_addrcheck.v billditt 8112d 07h /ethmac/trunk/rtl/verilog/
52 Modified for Address Checking,
addition of eth_addrcheck.v
billditt 8112d 07h /ethmac/trunk/rtl/verilog/
50 checks destination address for Unicast, Multicast and Broadcast ops billditt 8112d 08h /ethmac/trunk/rtl/verilog/
48 RxOverRun added to statuses. mohor 8114d 11h /ethmac/trunk/rtl/verilog/
47 HASH0 and HASH1 registers added. Registers address width was
changed to 8 bits.
mohor 8114d 11h /ethmac/trunk/rtl/verilog/
46 HASH0 and HASH1 registers added. mohor 8114d 11h /ethmac/trunk/rtl/verilog/
43 Tx status is written back to the BD. mohor 8115d 18h /ethmac/trunk/rtl/verilog/
42 Rx status is written back to the BD. mohor 8118d 11h /ethmac/trunk/rtl/verilog/
41 non-DMA host interface added. Select the right configutation in eth_defines. mohor 8120d 13h /ethmac/trunk/rtl/verilog/
40 Both rx and tx part are finished. Tested with wb_clk_i between 10 and 200
MHz. Statuses, overrun, control frame transmission and reception still need
to be fixed.
mohor 8121d 11h /ethmac/trunk/rtl/verilog/
39 Tx part finished. TxStatus needs to be fixed. Pause request needs to be
added.
mohor 8125d 15h /ethmac/trunk/rtl/verilog/
38 Initial version. Equals to eth_wishbonedma.v at this moment. mohor 8134d 17h /ethmac/trunk/rtl/verilog/
37 Link in the header changed. mohor 8134d 17h /ethmac/trunk/rtl/verilog/
34 RX_BD_NUM changed to TX_BD_NUM (holds number of TX descriptors
instead of the number of RX descriptors).
mohor 8183d 13h /ethmac/trunk/rtl/verilog/
33 ETH_RX_BD_ADR register deleted. ETH_RX_BD_NUM is used instead. mohor 8183d 17h /ethmac/trunk/rtl/verilog/
32 ETH_RX_BD_ADR register deleted. ETH_RX_BD_NUM is used instead. mohor 8183d 17h /ethmac/trunk/rtl/verilog/
29 Generic memory model is used. Defines are changed for the same reason. mohor 8205d 13h /ethmac/trunk/rtl/verilog/
24 Log file added. mohor 8230d 16h /ethmac/trunk/rtl/verilog/
23 Number of addresses (wb_adr_i) minimized. mohor 8230d 16h /ethmac/trunk/rtl/verilog/
22 eth_timescale.v changed to timescale.v This is done because of the
simulation of the few cores in a one joined project.
mohor 8230d 19h /ethmac/trunk/rtl/verilog/
21 Status signals changed, Adress decoding changed, interrupt controller
added.
mohor 8231d 16h /ethmac/trunk/rtl/verilog/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.