Subversion Repositories ethmac

[/] [ethmac/] [trunk/] [rtl/] [verilog/] [eth_rxcounters.v] - Rev 353


Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
353 Inherit fixes for bit width of constants from ORPSoC olof 3573d 06h /ethmac/trunk/rtl/verilog/eth_rxcounters.v
352 Removed delayed assignments from rtl code olof 3577d 12h /ethmac/trunk/rtl/verilog/eth_rxcounters.v
346 Updated project location olof 3588d 05h /ethmac/trunk/rtl/verilog/eth_rxcounters.v
338 root 4392d 07h /ethmac/trunk/rtl/verilog/eth_rxcounters.v
335 New directory structure. root 4449d 12h /ethmac/trunk/rtl/verilog/eth_rxcounters.v
326 Delayed CRC fixed. igorm 5926d 11h /ethmac/trunk/rtl/verilog/eth_rxcounters.v
57 Format of the file changed a bit. mohor 7028d 11h /ethmac/trunk/rtl/verilog/eth_rxcounters.v
52 Modified for Address Checking,
addition of eth_addrcheck.v
billditt 7029d 02h /ethmac/trunk/rtl/verilog/eth_rxcounters.v
37 Link in the header changed. mohor 7051d 12h /ethmac/trunk/rtl/verilog/eth_rxcounters.v
22 eth_timescale.v changed to timescale.v This is done because of the
simulation of the few cores in a one joined project.
mohor 7147d 13h /ethmac/trunk/rtl/verilog/eth_rxcounters.v
15 A define FPGA added to select between Artisan RAM (for ASIC) and Block Ram (For Virtex).
Include files fixed to contain no path.
File names and module names changed ta have a eth_ prologue in the name.
File eth_timescale.v is used to define timescale
All pin names on the top module are changed to contain _I, _O or _OE at the end.
Bidirectional signal MDIO is changed to three signals (Mdc_O, Mdi_I, Mdo_O
and Mdo_OE. The bidirectional signal must be created on the top level. This
is done due to the ASIC tools.
mohor 7221d 07h /ethmac/trunk/rtl/verilog/eth_rxcounters.v

powered by: WebSVN 2.1.0

© copyright 1999-2021, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.