OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] - Rev 166

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
166 Reception is possible after RxPointer is read and not after BD is read. For
that reason RxBDReady is changed to RxReady.
Busy_IRQ interrupt connected. When there is no RxBD ready and frame
comes, interrupt is generated.
mohor 8045d 08h /
165 HASH improvement needed. mohor 8045d 11h /
164 Ethernet debug registers removed. mohor 8045d 11h /
163 Another temporary version. Core is almost finished. Testbench not included,
yet"
mohor 8046d 03h /
162 Another temporary version. Core is almost finished. Testbench not included,
yet.
mohor 8046d 03h /
161 Error acknowledge is generated when accessing BDs and RST bit in the
MODER register (r_Rst) is set.
mohor 8046d 08h /
160 error acknowledge cycle termination added to display. mohor 8046d 08h /
159 Async reset for WB_ACK_O removed (when core was in reset, it was
impossible to access BDs).
RxPointers and TxPointers names changed to be more descriptive.
TxUnderRun synchronized.
mohor 8047d 05h /
158 Typo fixed. mohor 8047d 05h /
157 This testbench will soon be obsolete. Please use tb_ethernet.v mohor 8049d 10h /
156 Valid testbench. mohor 8049d 10h /
155 Minor changes. mohor 8049d 10h /
154 Design document is still under construction. mohor 8050d 10h /
153 Temp version (backup). mohor 8051d 01h /
152 Version 1.16 created. See revision history in the document for details. mohor 8051d 01h /
151 This commit was manufactured by cvs2svn to create tag 'rel_4'. 8051d 03h /
150 Debug registers reg1, 2, 3, 4 connected. Synchronization of many signals
changed (bugs fixed). Access to un-alligned buffers fixed. RxAbort signal
was not used OK.
mohor 8051d 03h /
149 Signals related to the control frames connected. Debug registers reg1, 2, 3, 4
connected.
mohor 8051d 03h /
148 Bug when last byte of destination address was not checked fixed. mohor 8051d 03h /
147 ETH_TXCTRL and ETH_RXCTRL registers added. Interrupts related to
the control frames connected.
mohor 8051d 03h /
146 CarrierSenseLost status is not set when working in loopback mode. mohor 8051d 03h /
145 Defines for control registers added (ETH_TXCTRL and ETH_RXCTRL). mohor 8051d 03h /
144 This commit was manufactured by cvs2svn to create tag
'runing_under_uclinux'.
8067d 05h /
143 Only values smaller or equal to 0x80 can be written to TX_BD_NUM register.
r_TxEn and r_RxEn depend on the limit values of the TX_BD_NUMOut.
mohor 8067d 05h /
142 This commit was manufactured by cvs2svn to create tag 'rel_3'. 8069d 23h /
141 Syntax error fixed. mohor 8069d 23h /
140 Syntax error fixed. mohor 8069d 23h /
139 Synchronous reset added to all registers. Defines used for width. r_MiiMRst
changed from bit position 10 to 9.
mohor 8069d 23h /
138 Synchronous reset added. mohor 8069d 23h /
137 Defines for register width added. mii_rst signal in MIIMODER register
changed.
mohor 8069d 23h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.