OpenCores
URL https://opencores.org/ocsvn/i2c/i2c/trunk

Subversion Repositories i2c

[/] [.] - Rev 76

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
76 Updated filter_cnt generation rherveille 5086d 14h /.
75 Fixed sSDA generation rherveille 5092d 11h /.
74 Added SCL/SDA line filter rherveille 5231d 08h /.
73 Fixed double wishbone write in a single access rherveille 5231d 08h /.
72 Fixed AL generation
Added median filter on SDA and SCL inputs
rherveille 5231d 08h /.
71 Fixed double wishbone write in a single access rherveille 5231d 08h /.
70 Added old uploaded documents to new repository. root 5539d 11h /.
69 Added old uploaded documents to new repository. root 5540d 02h /.
68 New directory structure. root 5540d 02h /.
67 Fixed slave_wait clocked event syntax rherveille 5573d 04h /.
66 Fixed type iscl_oen instead of scl_oen rherveille 5588d 03h /.
65 Changed wb_adr_i from unsigned to std_logic_vector rherveille 5588d 14h /.
64 Added SCL clock synchronization logic
Fixed slave_wait signal generation
rherveille 5588d 14h /.
63 Added clock synchronization logic
Fixed slave_wait signal
rherveille 5588d 14h /.
62 Fixed synopsys miss spell (synopsis)
Fixed cr[0] register width
Fixed ! usage instead of ~
Fixed bit controller parameter width to 18bits
rherveille 5589d 04h /.
61 Removed synopsys link; it's not used rherveille 6243d 15h /.
60 Added missing semicolons ';' on endif rherveille 6420d 12h /.
59 fixed short scl high pulse after clock stretch rherveille 6425d 13h /.
58 fixed (n)ack generation rherveille 6457d 15h /.
57 fixed short scl high pulse after clock stretch
fixed slave model not returning correct '(n)ack' signal
rherveille 6457d 15h /.

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.