Subversion Repositories i2c

[/] [i2c/] [trunk/] [rtl/] [vhdl/] [i2c_master_bit_ctrl.vhd] - Rev 52


Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
52 Fixed a bug where the core would signal an arbitration lost (AL bit set), when another master controls the bus and the other master generates a STOP bit. rherveille 6423d 11h /i2c/trunk/rtl/vhdl/i2c_master_bit_ctrl.vhd
48 Fixed a bug in the arbitration-lost signal generation. VHDL version only. rherveille 6493d 14h /i2c/trunk/rtl/vhdl/i2c_master_bit_ctrl.vhd
39 Forgot an 'end if' :-/ rherveille 6692d 07h /i2c/trunk/rtl/vhdl/i2c_master_bit_ctrl.vhd
38 Fixed a bug in the Arbitration Lost generation caused by delay on the (external) sda line.
Fixed a potential bug in the byte controller's host-acknowledge generation.
rherveille 6695d 15h /i2c/trunk/rtl/vhdl/i2c_master_bit_ctrl.vhd
35 Fixed a bug where the core would trigger an erroneous 'arbitration lost' interrupt after being reset, when the reset pulse width < 3 clk cycles. rherveille 6880d 22h /i2c/trunk/rtl/vhdl/i2c_master_bit_ctrl.vhd
34 Fixed a few 'arbitration lost' bugs. VHDL version only. rherveille 6884d 20h /i2c/trunk/rtl/vhdl/i2c_master_bit_ctrl.vhd
31 Core is now a Multimaster I2C controller. rherveille 6921d 06h /i2c/trunk/rtl/vhdl/i2c_master_bit_ctrl.vhd
27 Cleaned up code rherveille 6946d 23h /i2c/trunk/rtl/vhdl/i2c_master_bit_ctrl.vhd
24 Fixed some reported minor start/stop generation timing issuess. rherveille 6978d 04h /i2c/trunk/rtl/vhdl/i2c_master_bit_ctrl.vhd
22 Fixed a small timing bug in the bit controller.\nAdded verilog simulation environment. rherveille 7115d 14h /i2c/trunk/rtl/vhdl/i2c_master_bit_ctrl.vhd
15 Split i2c_master_core.vhd into separate files for each entity; same layout as verilog version.
Code updated, is now up-to-date to doc. rev.0.4.
Added headers.
rherveille 7337d 10h /i2c/trunk/rtl/vhdl/i2c_master_bit_ctrl.vhd

powered by: WebSVN 2.1.0

© copyright 1999-2021, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.