OpenCores
URL https://opencores.org/ocsvn/iso7816_3_master/iso7816_3_master/trunk

Subversion Repositories iso7816_3_master

[/] [iso7816_3_master/] [trunk/] [sources/] [HalfDuplexUartIf.v] - Rev 15

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
15 tpdu level tasks
inverse convention
acapola 4845d 03h /iso7816_3_master/trunk/sources/HalfDuplexUartIf.v
11 added BSD licence header to files acapola 4860d 06h /iso7816_3_master/trunk/sources/HalfDuplexUartIf.v
10 communication direction probe added acapola 4860d 08h /iso7816_3_master/trunk/sources/HalfDuplexUartIf.v
7 - rx/tx use "cyclesPerEtu" input
- "stopBit" status bit timing fixed
- analyzer: "lastByte" and "bytesCnt" functional
acapola 4869d 03h /iso7816_3_master/trunk/sources/HalfDuplexUartIf.v
4 Basic test bench completed for T=0: a card send ATR, reader send a command
TODO: add cycles/ETU management (start at 372, then adjust in case of PPS...)
acapola 4872d 03h /iso7816_3_master/trunk/sources/HalfDuplexUartIf.v
3 initial draft, not functional yet acapola 4879d 04h /iso7816_3_master/trunk/sources/HalfDuplexUartIf.v
2 acapola 4879d 06h /iso7816_3_master/trunk/sources/HalfDuplexUartIf.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.