OpenCores
URL https://opencores.org/ocsvn/light8080/light8080/trunk

Subversion Repositories light8080

[/] [light8080/] - Rev 73

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
73 New tool for VHDL object code constant generation.
Old VHDL template tool moved to tools directory.
ja_rd 4416d 11h /light8080/
72 Added specs document for VHDL/Verilog CPU core ja_rd 4416d 11h /light8080/
71 IMSAI manual removed, no longer used ja_rd 4416d 11h /light8080/
70 Added new VHDL SoC for demonstration purposes ja_rd 4416d 11h /light8080/
69 New simulation scripts for Modelsim in new separate directory.
Includes old test benches for CPU VHDL core and new test benches for SoC VHDL core
ja_rd 4416d 11h /light8080/
68 Corrected ihex2vlog tool to enable explicit RAM declaration for Spartan 2. motilito 4427d 07h /light8080/
67 Corrected bugs in the Small-C compiler. motilito 4428d 09h /light8080/
66 Adding interrupt example code to the Verilog implementation. An interrupt controller was added to the sample SOC module and a sample code was added to the "hello.c" example code. motilito 4443d 07h /light8080/
65 Adding Verilog initial version to the svn.
Added the c80 Small-C compiler and AS80 assembler.
motilito 4454d 14h /light8080/
64 BUG FIX: Flags CY and AC were not clear by logic instructions
Added new flag to microcode: clr_acy
Used new flag to clear AC and CY flags unconditonally
Modified microcode for XR*, OR* and AN* to use new flag
Modified microcode assembler to support new flag
Addex explaination of new flag to documentation
Old fix that worked only for XR* instructions removed
Test bench tb0 modified to test CY clearance minimally (AC untested!)
Pre-generated vhel test bench tb0 altered accordingly
ja_rd 4463d 15h /light8080/
63 Modified syntax of ARGV parameter for compatibility to later versions of Perl ja_rd 4463d 15h /light8080/
62 Changed all hard tabs to spaces as preamble to a minor refactor ja_rd 4464d 00h /light8080/
61 Basic demo updated: main entity name changed to keep synthesis too happy ja_rd 4832d 01h /light8080/
60 Fixed nasty typo in pin constraints file (clock input) ja_rd 4836d 07h /light8080/
59 tabs to spaces ja_rd 4860d 14h /light8080/
58 tabs to spaces ja_rd 4860d 14h /light8080/
57 removed unfinished CPM demo files ja_rd 5045d 04h /light8080/
56 file list updated ja_rd 5045d 04h /light8080/
55 Altair 4K Basic demo on DE-1 board ja_rd 5045d 04h /light8080/
54 BUG FIX: XOR operations wre not clearing CY and ACY ja_rd 5045d 04h /light8080/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.