OpenCores
URL https://opencores.org/ocsvn/light8080/light8080/trunk

Subversion Repositories light8080

[/] [light8080/] - Rev 85

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
65 Adding Verilog initial version to the svn.
Added the c80 Small-C compiler and AS80 assembler.
motilito 4464d 04h /light8080/
64 BUG FIX: Flags CY and AC were not clear by logic instructions
Added new flag to microcode: clr_acy
Used new flag to clear AC and CY flags unconditonally
Modified microcode for XR*, OR* and AN* to use new flag
Modified microcode assembler to support new flag
Addex explaination of new flag to documentation
Old fix that worked only for XR* instructions removed
Test bench tb0 modified to test CY clearance minimally (AC untested!)
Pre-generated vhel test bench tb0 altered accordingly
ja_rd 4473d 04h /light8080/
63 Modified syntax of ARGV parameter for compatibility to later versions of Perl ja_rd 4473d 04h /light8080/
62 Changed all hard tabs to spaces as preamble to a minor refactor ja_rd 4473d 14h /light8080/
61 Basic demo updated: main entity name changed to keep synthesis too happy ja_rd 4841d 15h /light8080/
60 Fixed nasty typo in pin constraints file (clock input) ja_rd 4845d 21h /light8080/
59 tabs to spaces ja_rd 4870d 04h /light8080/
58 tabs to spaces ja_rd 4870d 04h /light8080/
57 removed unfinished CPM demo files ja_rd 5054d 18h /light8080/
56 file list updated ja_rd 5054d 18h /light8080/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.