OpenCores
URL https://opencores.org/ocsvn/minimips_superscalar/minimips_superscalar/trunk

Subversion Repositories minimips_superscalar

[/] [minimips_superscalar/] [tags/] [P0/] - Rev 18

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
18 clock_gate.vhd: removed.
minimips.vhd: Clock2 input is wrongly connected to the clock signal (Do not ask me how that happened. I'm sorry.). The right thing is to be connected to the clock2 signal. Adjusted.
mcafruni 1872d 14h /minimips_superscalar/tags/P0/
16 FIR filter with 36 coefficients. (binary to run) mcafruni 1906d 00h /minimips_superscalar/tags/P0/
15 FIR filter with 36 coefficients. mcafruni 1906d 00h /minimips_superscalar/tags/P0/
14 Buble Sort algorithm. Four totally disorderly numbers are sorted in ascending order. Worst performance algorithm. mcafruni 1909d 18h /minimips_superscalar/tags/P0/
13 Buble Sort algorithm. Four totally disorderly numbers are sorted in ascending order. Worst performance algorithm. mcafruni 1909d 18h /minimips_superscalar/tags/P0/
12 Static Fast Fourier Transform COOLEY TUKEY algorithm to 8 samples. The signal must have zeros betwen non null samples to prevent multiplication by real and complex numbers, since the core don't have floating point. mcafruni 1909d 19h /minimips_superscalar/tags/P0/
11 Static Fast Fourier Transform COOLEY TUKEY algorithm to 8 samples. The signal must have zeros betwen non null samples to prevent multiplication by real and complex numbers, since the core don't have floating point. mcafruni 1909d 19h /minimips_superscalar/tags/P0/
10 Matrix/Vector multiplication by constant. (binary) mcafruni 1919d 17h /minimips_superscalar/tags/P0/
9 Matrix/Vector multiplication by constant. mcafruni 1919d 17h /minimips_superscalar/tags/P0/
8 mcafruni 1950d 16h /minimips_superscalar/tags/P0/
5 6x6 Matrix multiplication (ingenuous algorithm)
msx.bin: uses 16-bit operands multiplication instruction (mult2 rd, rs, rt).
m6x.bin: uses 32-bit operands original multiplication instruction (mult rs, rt) and the move instruction (mflo rd) after.
mcafruni 1963d 12h /minimips_superscalar/tags/P0/
4 It needs to be tested on more useful and real benchmarks to reveal possible instruction sequences not supported by the architecture. Suggestions are welcome. mcafruni 1963d 13h /minimips_superscalar/tags/P0/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.