OpenCores
URL https://opencores.org/ocsvn/mips32r1/mips32r1/trunk

Subversion Repositories mips32r1

[/] [mips32r1/] [trunk/] - Rev 12

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
12 Updated SoC bit file with hardware divider. Changed SoC frequency to a more conservative 33/66MHz clock. SoC BRAM cores must now be generated by the user. Added a README to the standalone processor directory. ayersg 4198d 10h /mips32r1/trunk/
11 SoC project files updated to include divide module. ayersg 4205d 16h /mips32r1/trunk/
10 Added hardware divide support. Thanks to Neil Russell for contributing the divide module. ayersg 4205d 17h /mips32r1/trunk/
9 Minor code cleanup, changed default BE bit in CP0. ayersg 4205d 17h /mips32r1/trunk/
8 Added information for regenerating the BRAM core for the SoC. ayersg 4215d 11h /mips32r1/trunk/
7 Corrected functionality of Jal. ayersg 4215d 12h /mips32r1/trunk/
6 ayersg 4229d 10h /mips32r1/trunk/
5 Added a howto for getting started. ayersg 4230d 14h /mips32r1/trunk/
4 Added a howto for getting started. ayersg 4230d 14h /mips32r1/trunk/
3 Made whitespace consistent in all Verilog files. ayersg 4232d 16h /mips32r1/trunk/
2 Initial release ayersg 4233d 03h /mips32r1/trunk/
1 The project and the structure was created root 4234d 03h /mips32r1/trunk/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.