OpenCores
URL https://opencores.org/ocsvn/mips32r1/mips32r1/trunk

Subversion Repositories mips32r1

[/] - Rev 12

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
12 Updated SoC bit file with hardware divider. Changed SoC frequency to a more conservative 33/66MHz clock. SoC BRAM cores must now be generated by the user. Added a README to the standalone processor directory. ayersg 4479d 18h /
11 SoC project files updated to include divide module. ayersg 4487d 00h /
10 Added hardware divide support. Thanks to Neil Russell for contributing the divide module. ayersg 4487d 00h /
9 Minor code cleanup, changed default BE bit in CP0. ayersg 4487d 01h /
8 Added information for regenerating the BRAM core for the SoC. ayersg 4496d 19h /
7 Corrected functionality of Jal. ayersg 4496d 19h /
6 ayersg 4510d 17h /
5 Added a howto for getting started. ayersg 4511d 21h /
4 Added a howto for getting started. ayersg 4511d 21h /
3 Made whitespace consistent in all Verilog files. ayersg 4514d 00h /
2 Initial release ayersg 4514d 11h /
1 The project and the structure was created root 4515d 11h /

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.