OpenCores
URL https://opencores.org/ocsvn/mod_sim_exp/mod_sim_exp/trunk

Subversion Repositories mod_sim_exp

[/] - Rev 31

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
31 put first cell logic of the pipeline in a separate design unit, tested and working JonasDC 4189d 23h /
30 put last cell logic of the pipeline in a separate design unit, tested and working JonasDC 4189d 23h /
29 added software for generation of test input for the tesbenches JonasDC 4190d 12h /
28 updated makefile for new pipeline sources JonasDC 4190d 13h /
27 test input values for multiplier_tb JonasDC 4190d 13h /
26 testbench for only the montgommery multiplier JonasDC 4190d 13h /
25 first version of new pipeline design. allows for more flexibility in nr of stages.
does not support split pipeline support yet. currently only works for single pipeline
JonasDC 4190d 13h /
24 changed names of top-level module to mod_sim_exp_core JonasDC 4193d 22h /
23 added descriptive comments JonasDC 4193d 23h /
22 updated the systolic pipeline with descriptive signal names and comments JonasDC 4196d 17h /
21 changed x_i signal to xi JonasDC 4198d 00h /
20 added comments, changed signal name of x_reg_i to x_reg.
File is now according to OC design rules
JonasDC 4198d 01h /
19 updated files with descriptive comments
changed signal names and removed redundant signals in stepping_logic
JonasDC 4202d 20h /
18 updated stages with comments and renamed some signals for consistency JonasDC 4203d 19h /
17 updated files with descriptive comments and removed unnecessary signals in standard stage. Files are now according to OC design rules JonasDC 4204d 00h /
16 package with modified generic parameter for register_n JonasDC 4204d 13h /
15 changed generic for register width from n to width for consistency JonasDC 4204d 13h /
14 changed comments, file is now according to OC design rules JonasDC 4204d 14h /
13 added some descriptive comments and added check for incorrect value's of width and block_width.
File is now according to OC design rules
JonasDC 4204d 14h /
12 updated comments, file is now completely according to design rules JonasDC 4204d 14h /
11 simulation output folder JonasDC 4204d 16h /
10 changed signal input port names to correct name JonasDC 4204d 19h /
9 added descriptive comments, and renamed input mux_result from cell_1b_adder to b for a more generic multipurpose code
also renamed output s from n_adder to r, to keep same signal names
JonasDC 4204d 19h /
8 added descriptive comments JonasDC 4204d 21h /
7 Modified the architecture, no longer uses Xilinx primitive, instead generic instantiation
added descriptive comments
JonasDC 4204d 21h /
6 Modified the architecture, no longer uses Xilinx primitive, instead generic instantiation
added descriptive comments
JonasDC 4204d 22h /
5 not needed on svn, is generated by testbench JonasDC 4204d 22h /
4 Modified the architecture, no longer uses Xilinx primitive, instead generic instantiation
added descriptive comments
JonasDC 4205d 00h /
3 updated vhdl sources with new header according to OC design rules and formated code
added makefile and simulation input file for testbench simulation
JonasDC 4205d 14h /
2 First version of VHDL source(working), still contains xilinx primitives and needs to be updated to the OpenCores design rules.. JonasDC 4209d 20h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.