OpenCores
URL https://opencores.org/ocsvn/mod_sim_exp/mod_sim_exp/trunk

Subversion Repositories mod_sim_exp

[/] [mod_sim_exp/] - Rev 77

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
77 found fault in code, now synthesizes normally JonasDC 4071d 12h /mod_sim_exp
76 testbench update JonasDC 4073d 23h /mod_sim_exp
75 made rw_address a vector of a fixed width JonasDC 4073d 23h /mod_sim_exp
74 removed C_NR_OP and C_NR_M from the generic of mod_sim_exp_core and made them contstants, because currently no other values than 4 an 2 resp. are supported/can be implemented. JonasDC 4076d 19h /mod_sim_exp
73 updated plb interface, mem_style and device generics added JonasDC 4077d 18h /mod_sim_exp
72 deleted old resources JonasDC 4078d 18h /mod_sim_exp
71 added synthesis report for altera and xilinx for the new ram.
added coregen sources for xilinx for primitive RAM
JonasDC 4078d 18h /mod_sim_exp
70 updated testbench for use with new core parameters
updated makefile, added new sources
JonasDC 4078d 18h /mod_sim_exp
69 big update, the mod_sim_exp core now has a selectable ram structure. a generic ram that should be usable in any fpga, a asymmetric ram that is usable for some devices of altera or xilinx and uses less resources. JonasDC 4078d 18h /mod_sim_exp
68 branch no longer needed JonasDC 4078d 20h /mod_sim_exp
67 added memory modules for modulus and operands for FPGA's that support asymmetric memory inferring. JonasDC 4078d 21h /mod_sim_exp
66 added asymmetric ram structures to support a more performant ramstyle.
defined for xilinx and altera, not tested with other tools.
JonasDC 4078d 22h /mod_sim_exp
65 updated plb interface, now modulus is selectable and, fifo depth is adjustable.
updated makefile with new sources and update component in package
JonasDC 4086d 13h /mod_sim_exp
64 added synthesis reports of xilinx and altera JonasDC 4086d 19h /mod_sim_exp
63 now using a generic description of the ram for the memory. the core now should synthesize for al fpga's, no device specific code anymore. tested and synthesizes for altera and xilinx JonasDC 4086d 19h /mod_sim_exp
62 not used anymore JonasDC 4086d 22h /mod_sim_exp
61 updated comments, added optional altera constraint JonasDC 4086d 22h /mod_sim_exp
60 generic version of the fifo, not device specific anymore, uses dpram_generic
updated comments of RAM templates.
JonasDC 4089d 12h /mod_sim_exp
59 added templates that correctly infer RAM, for dual port en true dual port RAM
added general functions file, (used in the two RAM templates)
JonasDC 4089d 12h /mod_sim_exp
58 made fifo full a warning JonasDC 4092d 12h /mod_sim_exp
57 new fifo design, is now generic (verified with altera and xilinx) and uses block ram JonasDC 4092d 13h /mod_sim_exp
56 this is a branch to test performance of a new style of ram JonasDC 4092d 15h /mod_sim_exp
55 updated resource usage in comments JonasDC 4093d 12h /mod_sim_exp
54 generic fifo design: correctrly inferred by xilinx and altera JonasDC 4093d 12h /mod_sim_exp
53 correctly inferred ram for altera dual port ram JonasDC 4093d 19h /mod_sim_exp
52 correct inferring of blockram, no additional resources. JonasDC 4093d 19h /mod_sim_exp
51 true dual port ram for xilinx JonasDC 4093d 20h /mod_sim_exp
50 added folder for ram descriptions
added experimental simple dual port ram implementation for xilinx
JonasDC 4093d 20h /mod_sim_exp
49 First full stable version with documentation.
Includes flexible pipeline design, PLB interface and the RAM and FIFO is still using xilinx primitives.
JonasDC 4105d 15h /mod_sim_exp
48 Tag of the starting version of the project JonasDC 4105d 15h /mod_sim_exp

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.