OpenCores
URL https://opencores.org/ocsvn/mod_sim_exp/mod_sim_exp/trunk

Subversion Repositories mod_sim_exp

[/] [mod_sim_exp/] - Rev 99

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
99 removed tag, wrong directory tagged JonasDC 3918d 14h /mod_sim_exp/
98 added version 1.0 tag for completeness. This version is the first version that is adapted to the opencores design rules. Also the code is cleaned up. JonasDC 3918d 14h /mod_sim_exp/
97 changes in makefile, and fifo's are now also in mod_sim_exp library JonasDC 3935d 07h /mod_sim_exp/
96 minor makefile update JonasDC 3936d 07h /mod_sim_exp/
95 new control logic for the core, allow for greater frequencies for the multiplier.
changes:
- autorun_cntrl: the bit selection for the exponents is now implemented with a shift register in stead of a mux. credits to Geoffrey Ottoy for new design structure.
- mont_cntrl: gave the databus from and to the RAM more time to settle. data now has 3 clocks to get to its destination.
JonasDC 3936d 07h /mod_sim_exp/
94 BIG update: core now supports different clock speed for the multiplier core, so more performance is posible. currently this version is working in simulation and is being tested on hardware. Changes in this update include:
- changed RAM and memory to support different clocks
- new FIFO that supports dual clock (slightly modified version of generic_fifo's on OpenCores.org)
- parameter C_FIFO_DEPTH is now replace by C_FIFO_AW (address width of the fifo pointers)
- added logic for control signals to cross from one clock domain to another
- updated testbenches and interfaces accordingly
- added log of synthesis of the 2 new fifo's for Xilinx
JonasDC 3949d 03h /mod_sim_exp/
93 Tag for Version 1.4 of The Modular Simulataneous Exponentiation Core. This version adds support for the AXI4-Lite bus interface. JonasDC 3951d 08h /mod_sim_exp/
92 updated documentation with minor interrupt changes of AXI interface JonasDC 3951d 08h /mod_sim_exp/
91 changed interrupt structure of AXI4-Lite interface. Now the interrupt has to be acknowledged by clearing the appropriate interrupt source flag in the control register. JonasDC 3953d 11h /mod_sim_exp/
90 reverted changes from previous revision, updated AXI version with testbench JonasDC 3955d 02h /mod_sim_exp/
89 updated vhdl files so now different clock frequencies are posible for the core and bus interface. JonasDC 4019d 00h /mod_sim_exp/
88 small update on documentation, changed fault in axi control_reg JonasDC 4025d 01h /mod_sim_exp/
87 updated documentation to version 1.4
core now supports the AXI4-Lite bus
JonasDC 4025d 02h /mod_sim_exp/
86 update on previous JonasDC 4025d 02h /mod_sim_exp/
85 changed so that reset now also affects slave register JonasDC 4025d 02h /mod_sim_exp/
84 AXI-Lite interface updated, now tested and verified on Xilinx FPGA
renamed C_DEVICE parameter, because of conflicts with restricted parameter in xilinx XPS
JonasDC 4026d 10h /mod_sim_exp/
83 now using values from mod_sim_exp_pkg instead of direct entity JonasDC 4028d 11h /mod_sim_exp/
82 added first version of axi-lite interface and testbench for basic axi-lite operations, now under test JonasDC 4045d 07h /mod_sim_exp/
81 updated files, now using the components of the mod_sim_exp_pkg instead of direct entity declaration JonasDC 4045d 07h /mod_sim_exp/
80 renamed to version 1.1 to follow the versioning system JonasDC 4055d 01h /mod_sim_exp/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.