| Rev |
Log message |
Author |
Age |
Path |
| 79 |
Tag for version 1.3 (with new ram style |
JonasDC |
4645d 04h |
/mod_sim_exp/tags/Release_1.3/ |
| 78 |
updated documentation with new RAM style information |
JonasDC |
4645d 05h |
/mod_sim_exp/trunk/ |
| 77 |
found fault in code, now synthesizes normally |
JonasDC |
4651d 02h |
/mod_sim_exp/trunk/ |
| 76 |
testbench update |
JonasDC |
4653d 13h |
/mod_sim_exp/trunk/ |
| 75 |
made rw_address a vector of a fixed width |
JonasDC |
4653d 13h |
/mod_sim_exp/trunk/ |
| 74 |
removed C_NR_OP and C_NR_M from the generic of mod_sim_exp_core and made them contstants, because currently no other values than 4 an 2 resp. are supported/can be implemented. |
JonasDC |
4656d 09h |
/mod_sim_exp/trunk/ |
| 73 |
updated plb interface, mem_style and device generics added |
JonasDC |
4657d 08h |
/mod_sim_exp/trunk/ |
| 72 |
deleted old resources |
JonasDC |
4658d 08h |
/mod_sim_exp/trunk/ |
| 71 |
added synthesis report for altera and xilinx for the new ram.
added coregen sources for xilinx for primitive RAM |
JonasDC |
4658d 08h |
/mod_sim_exp/trunk/ |
| 70 |
updated testbench for use with new core parameters
updated makefile, added new sources |
JonasDC |
4658d 08h |
/mod_sim_exp/trunk/ |
| 69 |
big update, the mod_sim_exp core now has a selectable ram structure. a generic ram that should be usable in any fpga, a asymmetric ram that is usable for some devices of altera or xilinx and uses less resources. |
JonasDC |
4658d 08h |
/mod_sim_exp/trunk/ |
| 67 |
added memory modules for modulus and operands for FPGA's that support asymmetric memory inferring. |
JonasDC |
4658d 12h |
/mod_sim_exp/trunk/ |
| 66 |
added asymmetric ram structures to support a more performant ramstyle.
defined for xilinx and altera, not tested with other tools. |
JonasDC |
4658d 12h |
/mod_sim_exp/trunk/ |
| 65 |
updated plb interface, now modulus is selectable and, fifo depth is adjustable.
updated makefile with new sources and update component in package |
JonasDC |
4666d 04h |
/mod_sim_exp/trunk/ |
| 64 |
added synthesis reports of xilinx and altera |
JonasDC |
4666d 09h |
/mod_sim_exp/trunk/ |
| 63 |
now using a generic description of the ram for the memory. the core now should synthesize for al fpga's, no device specific code anymore. tested and synthesizes for altera and xilinx |
JonasDC |
4666d 09h |
/mod_sim_exp/trunk/ |
| 62 |
not used anymore |
JonasDC |
4666d 12h |
/mod_sim_exp/trunk/ |
| 61 |
updated comments, added optional altera constraint |
JonasDC |
4666d 12h |
/mod_sim_exp/trunk/ |
| 60 |
generic version of the fifo, not device specific anymore, uses dpram_generic
updated comments of RAM templates. |
JonasDC |
4669d 02h |
/mod_sim_exp/trunk/ |
| 59 |
added templates that correctly infer RAM, for dual port en true dual port RAM
added general functions file, (used in the two RAM templates) |
JonasDC |
4669d 03h |
/mod_sim_exp/trunk/ |
| 55 |
updated resource usage in comments |
JonasDC |
4673d 02h |
/mod_sim_exp/trunk/ |
| 54 |
generic fifo design: correctrly inferred by xilinx and altera |
JonasDC |
4673d 02h |
/mod_sim_exp/trunk/ |
| 53 |
correctly inferred ram for altera dual port ram |
JonasDC |
4673d 09h |
/mod_sim_exp/trunk/ |
| 52 |
correct inferring of blockram, no additional resources. |
JonasDC |
4673d 09h |
/mod_sim_exp/trunk/ |
| 51 |
true dual port ram for xilinx |
JonasDC |
4673d 10h |
/mod_sim_exp/trunk/ |
| 50 |
added folder for ram descriptions
added experimental simple dual port ram implementation for xilinx |
JonasDC |
4673d 10h |
/mod_sim_exp/trunk/ |
| 47 |
added documentation for the IP core. |
JonasDC |
4753d 10h |
/mod_sim_exp/trunk/ |
| 46 |
chance run_auto port or mod_sim_exp_core to exp_m |
JonasDC |
4753d 10h |
/mod_sim_exp/trunk/ |
| 45 |
chance run_auto port or mod_sim_exp_core to exp_m |
JonasDC |
4753d 10h |
/mod_sim_exp/trunk/ |
| 44 |
toplevel of the Modular Simultaneous Exponentiation IP core for the PLB interface |
JonasDC |
4757d 03h |
/mod_sim_exp/trunk/ |