OpenCores
URL https://opencores.org/ocsvn/mod_sim_exp/mod_sim_exp/trunk

Subversion Repositories mod_sim_exp

[/] [mod_sim_exp/] [trunk/] [rtl/] [vhdl/] - Rev 92

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
91 changed interrupt structure of AXI4-Lite interface. Now the interrupt has to be acknowledged by clearing the appropriate interrupt source flag in the control register. JonasDC 3954d 14h /mod_sim_exp/trunk/rtl/vhdl/
90 reverted changes from previous revision, updated AXI version with testbench JonasDC 3956d 05h /mod_sim_exp/trunk/rtl/vhdl/
89 updated vhdl files so now different clock frequencies are posible for the core and bus interface. JonasDC 4020d 03h /mod_sim_exp/trunk/rtl/vhdl/
86 update on previous JonasDC 4026d 05h /mod_sim_exp/trunk/rtl/vhdl/
85 changed so that reset now also affects slave register JonasDC 4026d 05h /mod_sim_exp/trunk/rtl/vhdl/
84 AXI-Lite interface updated, now tested and verified on Xilinx FPGA
renamed C_DEVICE parameter, because of conflicts with restricted parameter in xilinx XPS
JonasDC 4027d 13h /mod_sim_exp/trunk/rtl/vhdl/
83 now using values from mod_sim_exp_pkg instead of direct entity JonasDC 4029d 14h /mod_sim_exp/trunk/rtl/vhdl/
82 added first version of axi-lite interface and testbench for basic axi-lite operations, now under test JonasDC 4046d 10h /mod_sim_exp/trunk/rtl/vhdl/
81 updated files, now using the components of the mod_sim_exp_pkg instead of direct entity declaration JonasDC 4046d 10h /mod_sim_exp/trunk/rtl/vhdl/
77 found fault in code, now synthesizes normally JonasDC 4062d 02h /mod_sim_exp/trunk/rtl/vhdl/
75 made rw_address a vector of a fixed width JonasDC 4064d 13h /mod_sim_exp/trunk/rtl/vhdl/
74 removed C_NR_OP and C_NR_M from the generic of mod_sim_exp_core and made them contstants, because currently no other values than 4 an 2 resp. are supported/can be implemented. JonasDC 4067d 09h /mod_sim_exp/trunk/rtl/vhdl/
73 updated plb interface, mem_style and device generics added JonasDC 4068d 08h /mod_sim_exp/trunk/rtl/vhdl/
69 big update, the mod_sim_exp core now has a selectable ram structure. a generic ram that should be usable in any fpga, a asymmetric ram that is usable for some devices of altera or xilinx and uses less resources. JonasDC 4069d 08h /mod_sim_exp/trunk/rtl/vhdl/
67 added memory modules for modulus and operands for FPGA's that support asymmetric memory inferring. JonasDC 4069d 11h /mod_sim_exp/trunk/rtl/vhdl/
66 added asymmetric ram structures to support a more performant ramstyle.
defined for xilinx and altera, not tested with other tools.
JonasDC 4069d 11h /mod_sim_exp/trunk/rtl/vhdl/
65 updated plb interface, now modulus is selectable and, fifo depth is adjustable.
updated makefile with new sources and update component in package
JonasDC 4077d 03h /mod_sim_exp/trunk/rtl/vhdl/
63 now using a generic description of the ram for the memory. the core now should synthesize for al fpga's, no device specific code anymore. tested and synthesizes for altera and xilinx JonasDC 4077d 09h /mod_sim_exp/trunk/rtl/vhdl/
62 not used anymore JonasDC 4077d 12h /mod_sim_exp/trunk/rtl/vhdl/
61 updated comments, added optional altera constraint JonasDC 4077d 12h /mod_sim_exp/trunk/rtl/vhdl/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.