OpenCores
URL https://opencores.org/ocsvn/mod_sim_exp/mod_sim_exp/trunk

Subversion Repositories mod_sim_exp

[/] [mod_sim_exp/] [trunk/] [rtl/] [vhdl/] [core/] [operand_mem.vhd] - Rev 91

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
90 reverted changes from previous revision, updated AXI version with testbench JonasDC 3964d 05h /mod_sim_exp/trunk/rtl/vhdl/core/operand_mem.vhd
89 updated vhdl files so now different clock frequencies are posible for the core and bus interface. JonasDC 4028d 03h /mod_sim_exp/trunk/rtl/vhdl/core/operand_mem.vhd
75 made rw_address a vector of a fixed width JonasDC 4072d 12h /mod_sim_exp/trunk/rtl/vhdl/core/operand_mem.vhd
69 big update, the mod_sim_exp core now has a selectable ram structure. a generic ram that should be usable in any fpga, a asymmetric ram that is usable for some devices of altera or xilinx and uses less resources. JonasDC 4077d 08h /mod_sim_exp/trunk/rtl/vhdl/core/operand_mem.vhd
63 now using a generic description of the ram for the memory. the core now should synthesize for al fpga's, no device specific code anymore. tested and synthesizes for altera and xilinx JonasDC 4085d 08h /mod_sim_exp/trunk/rtl/vhdl/core/operand_mem.vhd

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.