OpenCores
URL https://opencores.org/ocsvn/mod_sim_exp/mod_sim_exp/trunk

Subversion Repositories mod_sim_exp

[/] [mod_sim_exp/] [trunk/] [rtl/] [vhdl/] [ram/] - Rev 92

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
90 reverted changes from previous revision, updated AXI version with testbench JonasDC 3965d 08h /mod_sim_exp/trunk/rtl/vhdl/ram/
89 updated vhdl files so now different clock frequencies are posible for the core and bus interface. JonasDC 4029d 06h /mod_sim_exp/trunk/rtl/vhdl/ram/
83 now using values from mod_sim_exp_pkg instead of direct entity JonasDC 4038d 17h /mod_sim_exp/trunk/rtl/vhdl/ram/
66 added asymmetric ram structures to support a more performant ramstyle.
defined for xilinx and altera, not tested with other tools.
JonasDC 4078d 14h /mod_sim_exp/trunk/rtl/vhdl/ram/
62 not used anymore JonasDC 4086d 15h /mod_sim_exp/trunk/rtl/vhdl/ram/
61 updated comments, added optional altera constraint JonasDC 4086d 15h /mod_sim_exp/trunk/rtl/vhdl/ram/
60 generic version of the fifo, not device specific anymore, uses dpram_generic
updated comments of RAM templates.
JonasDC 4089d 05h /mod_sim_exp/trunk/rtl/vhdl/ram/
59 added templates that correctly infer RAM, for dual port en true dual port RAM
added general functions file, (used in the two RAM templates)
JonasDC 4089d 05h /mod_sim_exp/trunk/rtl/vhdl/ram/
53 correctly inferred ram for altera dual port ram JonasDC 4093d 12h /mod_sim_exp/trunk/rtl/vhdl/ram/
52 correct inferring of blockram, no additional resources. JonasDC 4093d 12h /mod_sim_exp/trunk/rtl/vhdl/ram/
51 true dual port ram for xilinx JonasDC 4093d 13h /mod_sim_exp/trunk/rtl/vhdl/ram/
50 added folder for ram descriptions
added experimental simple dual port ram implementation for xilinx
JonasDC 4093d 13h /mod_sim_exp/trunk/rtl/vhdl/ram/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.