OpenCores
URL https://opencores.org/ocsvn/mod_sim_exp/mod_sim_exp/trunk

Subversion Repositories mod_sim_exp

[/] - Rev 32

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
32 new systolic pipeline structure now has split pipeline support, tested and verified in simulation. the core now uses this pipeline by default. JonasDC 4197d 00h /
31 put first cell logic of the pipeline in a separate design unit, tested and working JonasDC 4197d 05h /
30 put last cell logic of the pipeline in a separate design unit, tested and working JonasDC 4197d 06h /
29 added software for generation of test input for the tesbenches JonasDC 4197d 19h /
28 updated makefile for new pipeline sources JonasDC 4197d 19h /
27 test input values for multiplier_tb JonasDC 4197d 19h /
26 testbench for only the montgommery multiplier JonasDC 4197d 19h /
25 first version of new pipeline design. allows for more flexibility in nr of stages.
does not support split pipeline support yet. currently only works for single pipeline
JonasDC 4197d 19h /
24 changed names of top-level module to mod_sim_exp_core JonasDC 4201d 04h /
23 added descriptive comments JonasDC 4201d 06h /
22 updated the systolic pipeline with descriptive signal names and comments JonasDC 4203d 23h /
21 changed x_i signal to xi JonasDC 4205d 07h /
20 added comments, changed signal name of x_reg_i to x_reg.
File is now according to OC design rules
JonasDC 4205d 07h /
19 updated files with descriptive comments
changed signal names and removed redundant signals in stepping_logic
JonasDC 4210d 02h /
18 updated stages with comments and renamed some signals for consistency JonasDC 4211d 02h /
17 updated files with descriptive comments and removed unnecessary signals in standard stage. Files are now according to OC design rules JonasDC 4211d 07h /
16 package with modified generic parameter for register_n JonasDC 4211d 20h /
15 changed generic for register width from n to width for consistency JonasDC 4211d 20h /
14 changed comments, file is now according to OC design rules JonasDC 4211d 20h /
13 added some descriptive comments and added check for incorrect value's of width and block_width.
File is now according to OC design rules
JonasDC 4211d 20h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.