OpenCores
URL https://opencores.org/ocsvn/next186/next186/trunk

Subversion Repositories next186

[/] - Rev 20

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
20 Implemented the undocumented SALC instructions (SBB AL, AL without affecting the flags)
Some speed improvements (separate data/address I/O path)
ndumitrache 2421d 01h /
19 Add A20 address line ndumitrache 3641d 22h /
18 nicer code ndumitrache 3944d 16h /
17 fixed OV/CY flags for IMUL ndumitrache 3952d 23h /
16 fixed OV/CY flags for IMUL ndumitrache 3953d 02h /
15 doc fix ndumitrache 3966d 17h /
14 generate invalid opcode exception for MOV FS and GS ndumitrache 3994d 15h /
13 fix PUSHA SP pushed stack value, which should be the one before PUSHA ndumitrache 4003d 02h /
12 fix IDIV when Q=0 ndumitrache 4037d 19h /
11 fix RET n alignment bug
fix TRAP interrupt acknowledge
updated specs
ndumitrache 4045d 02h /
10 fixed MUL/IMUL 8bit flags bug ndumitrache 4081d 18h /
9 fixed DAA,DAS bug ndumitrache 4099d 21h /
8 fixed DIV bug (exception on sign bit) ndumitrache 4143d 20h /
7 fixed REP CMPS/SCAS bug when interrupted on the <equal> item ndumitrache 4368d 03h /
6 updated CMPS/SCAS timing ndumitrache 4368d 03h /
5 Fixed CMPS/SCAS bug when interrupted on the <equal> item ndumitrache 4368d 03h /
4 comment fix ndumitrache 4383d 04h /
3 updated comments ndumitrache 4433d 02h /
2 v1.0 ndumitrache 4433d 19h /
1 The project and the structure was created root 4434d 01h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.