OpenCores
URL https://opencores.org/ocsvn/next186/next186/trunk

Subversion Repositories next186

[/] - Rev 20

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
20 Implemented the undocumented SALC instructions (SBB AL, AL without affecting the flags)
Some speed improvements (separate data/address I/O path)
ndumitrache 2435d 16h /
19 Add A20 address line ndumitrache 3656d 13h /
18 nicer code ndumitrache 3959d 07h /
17 fixed OV/CY flags for IMUL ndumitrache 3967d 14h /
16 fixed OV/CY flags for IMUL ndumitrache 3967d 17h /
15 doc fix ndumitrache 3981d 08h /
14 generate invalid opcode exception for MOV FS and GS ndumitrache 4009d 06h /
13 fix PUSHA SP pushed stack value, which should be the one before PUSHA ndumitrache 4017d 17h /
12 fix IDIV when Q=0 ndumitrache 4052d 10h /
11 fix RET n alignment bug
fix TRAP interrupt acknowledge
updated specs
ndumitrache 4059d 17h /
10 fixed MUL/IMUL 8bit flags bug ndumitrache 4096d 10h /
9 fixed DAA,DAS bug ndumitrache 4114d 12h /
8 fixed DIV bug (exception on sign bit) ndumitrache 4158d 11h /
7 fixed REP CMPS/SCAS bug when interrupted on the <equal> item ndumitrache 4382d 18h /
6 updated CMPS/SCAS timing ndumitrache 4382d 18h /
5 Fixed CMPS/SCAS bug when interrupted on the <equal> item ndumitrache 4382d 18h /
4 comment fix ndumitrache 4397d 19h /
3 updated comments ndumitrache 4447d 18h /
2 v1.0 ndumitrache 4448d 10h /
1 The project and the structure was created root 4448d 16h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.