OpenCores
URL https://opencores.org/ocsvn/next186/next186/trunk

Subversion Repositories next186

[/] [next186/] - Rev 20

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
20 Implemented the undocumented SALC instructions (SBB AL, AL without affecting the flags)
Some speed improvements (separate data/address I/O path)
ndumitrache 2415d 13h /next186/
19 Add A20 address line ndumitrache 3636d 10h /next186/
18 nicer code ndumitrache 3939d 04h /next186/
17 fixed OV/CY flags for IMUL ndumitrache 3947d 10h /next186/
16 fixed OV/CY flags for IMUL ndumitrache 3947d 14h /next186/
15 doc fix ndumitrache 3961d 04h /next186/
14 generate invalid opcode exception for MOV FS and GS ndumitrache 3989d 03h /next186/
13 fix PUSHA SP pushed stack value, which should be the one before PUSHA ndumitrache 3997d 14h /next186/
12 fix IDIV when Q=0 ndumitrache 4032d 07h /next186/
11 fix RET n alignment bug
fix TRAP interrupt acknowledge
updated specs
ndumitrache 4039d 14h /next186/
10 fixed MUL/IMUL 8bit flags bug ndumitrache 4076d 06h /next186/
9 fixed DAA,DAS bug ndumitrache 4094d 08h /next186/
8 fixed DIV bug (exception on sign bit) ndumitrache 4138d 08h /next186/
7 fixed REP CMPS/SCAS bug when interrupted on the <equal> item ndumitrache 4362d 15h /next186/
6 updated CMPS/SCAS timing ndumitrache 4362d 15h /next186/
5 Fixed CMPS/SCAS bug when interrupted on the <equal> item ndumitrache 4362d 15h /next186/
4 comment fix ndumitrache 4377d 16h /next186/
3 updated comments ndumitrache 4427d 14h /next186/
2 v1.0 ndumitrache 4428d 07h /next186/
1 The project and the structure was created root 4428d 13h /next186/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.