OpenCores
URL https://opencores.org/ocsvn/next186/next186/trunk

Subversion Repositories next186

[/] - Rev 20

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
20 Implemented the undocumented SALC instructions (SBB AL, AL without affecting the flags)
Some speed improvements (separate data/address I/O path)
ndumitrache 2423d 10h /
19 Add A20 address line ndumitrache 3644d 07h /
18 nicer code ndumitrache 3947d 01h /
17 fixed OV/CY flags for IMUL ndumitrache 3955d 07h /
16 fixed OV/CY flags for IMUL ndumitrache 3955d 11h /
15 doc fix ndumitrache 3969d 01h /
14 generate invalid opcode exception for MOV FS and GS ndumitrache 3997d 00h /
13 fix PUSHA SP pushed stack value, which should be the one before PUSHA ndumitrache 4005d 11h /
12 fix IDIV when Q=0 ndumitrache 4040d 04h /
11 fix RET n alignment bug
fix TRAP interrupt acknowledge
updated specs
ndumitrache 4047d 11h /
10 fixed MUL/IMUL 8bit flags bug ndumitrache 4084d 03h /
9 fixed DAA,DAS bug ndumitrache 4102d 06h /
8 fixed DIV bug (exception on sign bit) ndumitrache 4146d 05h /
7 fixed REP CMPS/SCAS bug when interrupted on the <equal> item ndumitrache 4370d 12h /
6 updated CMPS/SCAS timing ndumitrache 4370d 12h /
5 Fixed CMPS/SCAS bug when interrupted on the <equal> item ndumitrache 4370d 12h /
4 comment fix ndumitrache 4385d 13h /
3 updated comments ndumitrache 4435d 11h /
2 v1.0 ndumitrache 4436d 04h /
1 The project and the structure was created root 4436d 10h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.