OpenCores
URL https://opencores.org/ocsvn/next186_soc_pc/next186_soc_pc/trunk

Subversion Repositories next186_soc_pc

[/] [next186_soc_pc/] - Rev 15

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
15 ndumitrache 1914d 02h /next186_soc_pc/
14 Ported on Chameleon V2 board: Cyclone10LP-8, 32MB SDRAM at 185Mhz, 100Mhz bus, 50Mhz CPU, 90Mhz DSP, 8KB cache. ndumitrache 1914d 02h /next186_soc_pc/
13 ndumitrache 1914d 03h /next186_soc_pc/
12 ndumitrache 2254d 03h /next186_soc_pc/
11 ndumitrache 2304d 08h /next186_soc_pc/
10 Adlib/OPL3 for Nexys4 board ndumitrache 2590d 07h /next186_soc_pc/
9 ndumitrache 2651d 02h /next186_soc_pc/
8 Lattice Mach XO2 + SDRAM port (FleaFPGA) ndumitrache 3656d 03h /next186_soc_pc/
7 Disable interrupts in VESAMemControl callback ndumitrache 3780d 02h /next186_soc_pc/
6 ndumitrache 3959d 08h /next186_soc_pc/
5 updated Next186 CPU ndumitrache 3959d 08h /next186_soc_pc/
4 fix BIOS int 1ah (Get system time) ndumitrache 3990d 08h /next186_soc_pc/
3 ndumitrache 3993d 10h /next186_soc_pc/
2 ndumitrache 3993d 10h /next186_soc_pc/
1 The project and the structure was created root 3994d 03h /next186_soc_pc/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.