OpenCores
URL https://opencores.org/ocsvn/open8_urisc/open8_urisc/trunk

Subversion Repositories open8_urisc

[/] [open8_urisc/] - Rev 308

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
288 Removed hard-wired R/Wn output and replaced it with a note that the R/Wn line must be tied low either in firmware or on the board. jshamlet 1127d 18h /open8_urisc/
287 Fixed mangled comments and revisioning dates. jshamlet 1128d 18h /open8_urisc/
286 Added initial cut of a "universal" character LCD driver. Allows for adjustment of address setup, enable high, and cycle times. Also has built-in timers for handling timing on certain commands. jshamlet 1128d 18h /open8_urisc/
285 Added checksum byte to vector tx/rx to avoid issues with serial line noise glitching the receiver. Also modified the transmitted to take any generic argument, rather than canned arguments. jshamlet 1135d 21h /open8_urisc/
284 Corrected the vhdl unit name and description for o8_7seg.vhd jshamlet 1249d 08h /open8_urisc/
283 Altered SDLC bitclock check on TX to NOT block when tested by software, but to instead ignore packet write requests if BClk_Okay is low. This allows software to continue checking BClk_Okay in a polling loop. jshamlet 1252d 20h /open8_urisc/
282 Modified the SDLC core transmit states to have consistent naming. jshamlet 1252d 20h /open8_urisc/
281 Added pre-initialization to the dual-port RAM signals. jshamlet 1252d 23h /open8_urisc/
280 Got rid of silly aliases that connected the dual-port memory and the arbitration logic. jshamlet 1252d 23h /open8_urisc/
279 More comment cleanup jshamlet 1253d 20h /open8_urisc/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.