OpenCores
URL https://opencores.org/ocsvn/open8_urisc/open8_urisc/trunk

Subversion Repositories open8_urisc

[/] [open8_urisc/] [trunk/] - Rev 303

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
303 Fixed working, but "incorrect" code (constants were right, but were named incorrectly jshamlet 673d 12h /open8_urisc/trunk/
302 Corrected issue where register state wasn't being preserved for user function stubs,
Modified FREEMEM calc to use the region size constant.
jshamlet 673d 12h /open8_urisc/trunk/
301 Adding actual task manager files jshamlet 675d 10h /open8_urisc/trunk/
300 Adding core task manager assembly jshamlet 675d 10h /open8_urisc/trunk/
299 Modified the status_led.vhd to slow down the DIM50PCT signal to 1/32 instead of 1/2 for use with shift-register based discrete LEDs and added the ability to chain the toggle signal to save on resources as well as synchronize the "toggling" jshamlet 677d 10h /open8_urisc/trunk/
298 Fixed a long-standing bug in the SBC instruction where the 1 wasn't being added to complete the 2's complement of Rn. This was causing off-by-one errors in subtraction and negating carry only subtractions. jshamlet 678d 12h /open8_urisc/trunk/
297 Fixed register map comments jshamlet 968d 20h /open8_urisc/trunk/
296 Removed parallel interface from o8_vector_rx.vhd, modified vector_tx.vhd to use a generic for it's seed value, slight formatting change on o8_elapsed_usec.vhd. jshamlet 977d 12h /open8_urisc/trunk/
295 Undoing previous revision. UART was fine, bug reporter was not. jshamlet 980d 16h /open8_urisc/trunk/
294 Fixed an ancient bug in the parity logic that had the parity inverted. jshamlet 980d 20h /open8_urisc/trunk/
293 Fixed formatting issue in o8_sync_serial where tabs were inserted instead of spaces and fixed column spacing as a result (purely cosmetic) jshamlet 999d 20h /open8_urisc/trunk/
292 Updated the o8_trig_delay entity by:
1) Added a global interrupt enable,
2) Added the ability to trigger on both the pre- and post-arm trigger input
3) Added the ability to read the external input on offset 7
jshamlet 1070d 20h /open8_urisc/trunk/
291 Added Notepad++ language definition file for the Open8_II ISA jshamlet 1113d 10h /open8_urisc/trunk/
290 Added an additional generic "Rotation_Ignores_Carry" that removes the carry logic from the ROL/ROR instructions such that they now rotate 'normally',
Added an alias for PSR_GP4 named PSR_S, as it is now used to switch the function of the RSP instruction. The internal opcode hasn't changed, but it allows assembly code to use PSR_S or BRS/BNS when performing RSP related operations.
jshamlet 1113d 10h /open8_urisc/trunk/
289 Added back the delay for the cursor home command, since it is slow on most Hitachi compatible LCD panels. jshamlet 1130d 21h /open8_urisc/trunk/
288 Removed hard-wired R/Wn output and replaced it with a note that the R/Wn line must be tied low either in firmware or on the board. jshamlet 1131d 17h /open8_urisc/trunk/
287 Fixed mangled comments and revisioning dates. jshamlet 1132d 16h /open8_urisc/trunk/
286 Added initial cut of a "universal" character LCD driver. Allows for adjustment of address setup, enable high, and cycle times. Also has built-in timers for handling timing on certain commands. jshamlet 1132d 17h /open8_urisc/trunk/
285 Added checksum byte to vector tx/rx to avoid issues with serial line noise glitching the receiver. Also modified the transmitted to take any generic argument, rather than canned arguments. jshamlet 1139d 20h /open8_urisc/trunk/
284 Corrected the vhdl unit name and description for o8_7seg.vhd jshamlet 1253d 07h /open8_urisc/trunk/
283 Altered SDLC bitclock check on TX to NOT block when tested by software, but to instead ignore packet write requests if BClk_Okay is low. This allows software to continue checking BClk_Okay in a polling loop. jshamlet 1256d 18h /open8_urisc/trunk/
282 Modified the SDLC core transmit states to have consistent naming. jshamlet 1256d 19h /open8_urisc/trunk/
281 Added pre-initialization to the dual-port RAM signals. jshamlet 1256d 21h /open8_urisc/trunk/
280 Got rid of silly aliases that connected the dual-port memory and the arbitration logic. jshamlet 1256d 22h /open8_urisc/trunk/
279 More comment cleanup jshamlet 1257d 19h /open8_urisc/trunk/
278 Flattened the SDLC interface to fewer files and eliminated the package file. jshamlet 1258d 13h /open8_urisc/trunk/
277 Fixed documentation errors related to flags. The UPP ALU instruction only alters the C flag, not the Z or N flags. This implies that using indexed loads or stores with auto post-increment will potentially alter the C flag. jshamlet 1258d 19h /open8_urisc/trunk/
276 More comment fixes jshamlet 1293d 16h /open8_urisc/trunk/
275 Fixed a minor comment error. jshamlet 1295d 10h /open8_urisc/trunk/
274 Updated comments with more corrections jshamlet 1295d 17h /open8_urisc/trunk/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.