OpenCores
URL https://opencores.org/ocsvn/open8_urisc/open8_urisc/trunk

Subversion Repositories open8_urisc

[/] [open8_urisc/] [trunk/] - Rev 305

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
285 Added checksum byte to vector tx/rx to avoid issues with serial line noise glitching the receiver. Also modified the transmitted to take any generic argument, rather than canned arguments. jshamlet 1555d 09h /open8_urisc/trunk/
284 Corrected the vhdl unit name and description for o8_7seg.vhd jshamlet 1668d 20h /open8_urisc/trunk/
283 Altered SDLC bitclock check on TX to NOT block when tested by software, but to instead ignore packet write requests if BClk_Okay is low. This allows software to continue checking BClk_Okay in a polling loop. jshamlet 1672d 07h /open8_urisc/trunk/
282 Modified the SDLC core transmit states to have consistent naming. jshamlet 1672d 08h /open8_urisc/trunk/
281 Added pre-initialization to the dual-port RAM signals. jshamlet 1672d 10h /open8_urisc/trunk/
280 Got rid of silly aliases that connected the dual-port memory and the arbitration logic. jshamlet 1672d 11h /open8_urisc/trunk/
279 More comment cleanup jshamlet 1673d 08h /open8_urisc/trunk/
278 Flattened the SDLC interface to fewer files and eliminated the package file. jshamlet 1674d 02h /open8_urisc/trunk/
277 Fixed documentation errors related to flags. The UPP ALU instruction only alters the C flag, not the Z or N flags. This implies that using indexed loads or stores with auto post-increment will potentially alter the C flag. jshamlet 1674d 08h /open8_urisc/trunk/
276 More comment fixes jshamlet 1709d 05h /open8_urisc/trunk/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.