OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430/] - Rev 228

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
208 Update tools to run with latest CPU core version. olivier.girard 3116d 06h /openmsp430/
207 Simulation now works seamlessly under Linux, OS-X and Windows (Cygwin) olivier.girard 3116d 06h /openmsp430/
206 Update ChangeLog olivier.girard 3213d 06h /openmsp430/
205 Thanks again to Johan W. good feedback, the following updates are implemented:
- Change code to fix delta cycle issues on some simulators in mixed VHDL/Verilog environment.
- Update oscillators enable generation to relax a critical timing paths in the ASIC version.
- Add option to scan fix inverted clocks in the ASIC version (disabled by default as this is supported by most tools).
olivier.girard 3213d 06h /openmsp430/
204 Fix DMA interface RTL merge problem (defines got wrong values). Fix CDC issue with the timerA (thanks to Johan for catching that). olivier.girard 3220d 07h /openmsp430/
203 Update ChangeLog olivier.girard 3227d 06h /openmsp430/
202 Add DMA interface support + LINT cleanup olivier.girard 3227d 06h /openmsp430/
201 Update ChangeLog olivier.girard 3388d 05h /openmsp430/
200 Major verificaiton and benchmark update to support both MSPGCC and RedHat/TI GCC toolchains. olivier.girard 3388d 05h /openmsp430/
199 Update ChangeLog olivier.girard 3494d 08h /openmsp430/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.